Claims
- 1. A digital phase-locked loop device to control a reference signal comprising:
- means for initializing frequency locking of said reference signal during system start-up to establish starting phase and starting frequency error values;
- a phase comparator for detecting errors in said reference signal, said errors occurring after said starting phase and frequency error values have been established, and providing binary indications thereof;
- a first counting means for tracking said binary indications from said phase comparator and providing a first output indicative of phase error of consecutive oscillator periods and a second output based on said first output indicating the number of consecutive oscillator cycles in which no phase errors exist;
- an intensity selector for selecting an adjustment of said reference signal comprising a ratio of phase error to velocity error based on said second output, and
- a second counting means receiving said adjustment and outputting a desired frequency to a digitally-controlled-oscillator wherein said digitally-controlled-oscillator is connected back to said phase comparator thereby forming a feedback path.
- 2. A digital phase-locked loop device as per claim 1, wherein no adjustment is made based on a relatively large second output.
- 3. A digital phase-locked loop device as per claim 1, wherein said adjustment corrects both phase offset and frequency based on a relatively low second output.
- 4. A digital phase-locked loop device as per claim 3, wherein said adjustment is a ratio of phase offset and frequency corrections.
- 5. A digital phase-locked loop device as per claim 4, wherein said ratio is 8:1.
- 6. A digital phase-locked loop device to control a reference signal comprising:
- a phase detector to detect errors in said reference signal;
- means for initializing frequency locking of said reference signal during system start-up to establish starting phase and starting frequency error values;
- a history circuit tracking errors occurring after said starting phase and frequency error values have been established, and providing an output indicative of error in said reference signal;
- an intensity selector for selecting an adjustment factor for said reference signal, said adjustment factor comprising a ratio of phase error to velocity error;
- an up/down counter to supply a frequency value to a digitally-controlled-oscillator, and
- wherein said intensity selector with said output from said history circuit controls said digitally-controlled-oscillator to variably adjust said reference signal for phase and/or frequency corrections wherein said digitally-controlled-oscillator is connected back to said phase comparator thereby forming a feedback path.
- 7. A digital phase-locked loop device as per claim 6, wherein
- said history circuit tracks first binary indications of phase error of consecutive oscillator periods.
- 8. A digital phase-locked loop device as per claim 7, wherein said history circuit further tracks second binary indications of the number of oscillator cycles in which no phase errors exist.
- 9. A digital phase-locked loop device as per claim 7, wherein said adjustment factor is based on a relative value of said second binary indications.
- 10. A digital phase-locked loop device to control a reference signal comprising:
- means for initializing frequency locking of said reference signal during system start-up to establish starting phase and starting frequency error values;
- a phase comparator for detecting errors in said reference signal, said errors occurring after said starting phase and frequency error values have been established;
- a history circuit for receiving said errors from said phase comparator and providing a first count output indicative of phase error of consecutive oscillator periods as well as a second count output indicative of the number of oscillator cycles in which no phase errors exists;
- an intensity selector for selecting an adjustment factor for said reference signal based on said output of said history circuit indicating the number of oscillator cycles in which no phase errors exist, said adjustment factor comprising a ratio of phase error to velocity error;
- an up/down counter;
- a digitally-controlled-oscillator, and
- wherein said up/down counter receives said adjustment factor and outputs a correction to said digitally-controlled-oscillator to variably adjust said reference signal for phase and/or frequency, wherein said digitally-controlled-oscillator is connected back to said phase comparator thereby forming a feedback path.
- 11. A digital phase-locked loop device as per claim 10, wherein a relatively low first count value indicates that said phase error is small.
- 12. A digital phase-locked loop device as per claim 10, wherein a relatively high second count value indicates that the phases are closely matched.
- 13. A digital phase-locked loop device as per claim 10, wherein said ratio is 8:1.
Parent Case Info
This application is a continuation of application Ser. No. 08/175,584, filed Dec. 30, 1993, now abandoned.
US Referenced Citations (18)
Continuations (1)
|
Number |
Date |
Country |
Parent |
175584 |
Dec 1993 |
|