Claims
- 1. A digital circuit comprising:a plurality of inputs for receiving logic signals; circuitry, coupled to said inputs, for passing one of said signals responsive to the order in which a transition is received on each of said inputs.
- 2. The digital circuit of claim 1 wherein said passing circuitry comprises circuitry for passing a signal which has a first transition.
- 3. The digital circuit of claim 1 wherein said passing circuitry comprises circuitry for passing a signal which has a last transition.
- 4. The digital circuit of claim 1 wherein said inputs are coupled to delay paths.
- 5. The digital circuit of claim 1 wherein passing circuitry comprises a first circuit for passing said one of said signals responsive to a signal at one of said inputs transitioning from a low state to a high state and a second circuit for passing said one of said signals responsive to a signal at one of said circuits transitioning from a high state to a low state.
- 6. The digital circuit of claim 5 wherein said passing circuitry further comprises multiplexer circuitry coupled to outputs of said first and second circuits.
- 7. The digital circuit of claim 5 wherein said first circuit performs a logical NAND operation on the outputs of said first and second delay circuits.
- 8. The digital circuit of claim 7 wherein said second circuit performs a logical NOR operation on the outputs of said first and second delay circuits.
- 9. The digital circuit of claim 1 wherein said inputs are coupled to two delay paths.
- 10. The digital circuit of claim 5, wherein said first and second circuits are delay circuits.
- 11. A digital circuit comprising:a plurality of inputs for receiving logic signals; first and second delay circuits, coupled to said inputs, for passing one of said signals responsive to the order in which a transition is received on each of said inputs.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. appl. Ser. No. 08/970,417, filed Nov. 14, 1997 now U.S. Pat. No. 5,982,213 and is related to U.S. appl. Ser. No. 08/970,737 to Andresen et al, filed concurrently herewith, now U.S. Pat. No. 6,115,439.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
“A Portable Clock Multiplier Generator Using Digital CMOS Standard Cells”, Combes, et al., IEEE Journal of Solid-State Circuits, vol. 31, No. 7, 07/96. |
“Thèse de Doctorate de I'Université Pierre et Marie Curie (Paris 6)”, Combes, MCG95: Générateur de Multiplier d'horlge, Dec. 12, 1994. |