Claims
- 1. A digital phase lock loop circuit for receiving a first signal and generating a second signal having a desired frequency which is a predetermined multiple of said first signal, comprising:a variable delay chain; and control circuitry coupled to said variable delay chain for: generating a third signal having a frequency at least partially dependent upon a delay provided by said variable delay chain; for dividing said third signal by a settable factor to generate said second signal; and for adjusting said delay provided by said variable delay chain.
- 2. A digital phase lock loop circuit for receiving a first signal and generating a second signal having a desired frequency which is a predetermined multiple of said first signal, comprising:a variable delay chain; and control circuitry coupled to said variable delay chain for: generating a third signal having a frequency at least partially dependent upon a delay provided by said variable delay chain; for dividing said third signal by a settable factor to generate said second signal; for adjusting said delay provided by said variable delay chain; and for generating a control signal indicative of whether an actual frequency of said second signal is either higher or lower than said desired frequency.
- 3. The digital phase lock loop of claim 2 wherein said control circuitry adjusts said delay until either said delay reaches a predetermined threshold or said control signal transitions from a first state to a second state.
- 4. The digital phase lock loop of claim 3 wherein said control circuitry changes said factor and sets said delay to a predetermined delay after said delay reaches said predetermined threshold.
- 5. A digital phase lock loop circuit for receiving a first signal and generating a second signal having a desired frequency which is a predetermined multiple of said first signal, comprising:a variable delay chain; control circuitry coupled to said variable delay chain for: generating a third signal having a frequency at least partially dependent upon a delay provided by said variable delay chain; generating a control signal indicative of whether an actual frequency of said second signal is either higher or lower than said desired frequency; dividing said third signal by a settable factor to generate said second signal; and for adjusting said delay provided by said variable delay chain; and adjusting said delay responsive to said control signal.
- 6. The digital phase lock loop of claim 5 wherein said control circuitry changes said delay responsive to said control signal until a delay threshold is obtained and changes the factor after the threshold is obtained.
- 7. The digital phase lock loop of claim 6 wherein said control circuitry sets said delay to a predetermined delay in response to a change in said factor.
- 8. A method of controlling a digital phase lock loop circuit for receiving a first signal and generating a second signal having a desired frequency which is a predetermined multiple of said first signal, comprising the steps of:generating a third signal having a frequency at least partially dependent upon a delay provided by a variable delay chain; repeating the steps of: adjusting said delay provided by said variable delay chain; and dividing said third signal by a settable factor to generate said second signal; until said desired frequency is obtained.
- 9. A method of controlling a digital phase lock loop circuit for receiving a first signal and generating a second signal having a desired frequency which is a predetermined multiple of said first signal comprising the steps of:generating a third signal having a frequency at least partially dependent upon a delay provided by a variable delay chain; repeating the steps of: adjusting said delay provided by said variable delay chain; and dividing said third signal by a settable factor to generate said second signal; until said desired frequency is obtained; and generating a control signal indicative of whether an actual frequency of said second signal is either higher or lower than said desired frequency.
- 10. The method of claim 9 wherein adjusting step comprises the step of adjusting said delay responsive to said control signal.
- 11. The method of claim 10 wherein said adjusting step comprises the step of changing said delay responsive to said control signal until a delay threshold is obtained and said changing step comprises the step of changing the factor after the threshold is obtained.
- 12. The method of claim 11 and further comprising the step of setting said delay to a predetermined delay in response to a change in said factor.
- 13. The method of claim 9 wherein said adjusting step comprises the step of adjusting said delay until either said delay reaches a predetermined threshold or said control signal transitions from a first state to a second state.
- 14. The method of claim 13 wherein said dividing step comprises the step of changing said factor in response and setting said delay to a predetermined delay when said delay reaches said predetermined thresholds.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 08/970,917, filed Nov. 14, 1997, now U.S. Pat. No. 5,982,213. This application is related to U.S. application Ser. No. 08/970,737, now U.S. Pat. No. 6,115,439, to Andresen et al, filed concurrently herewith.
US Referenced Citations (10)
Non-Patent Literature Citations (2)
Entry |
“A Portable Clock Multiplier Generator Using Digital CMOS Standard Cells”, Combes, et al., IEEE Journal of Solid-State Circuits, vol. 31, No. 7, 07/96. |
“Thèse de Doctorate de l'Universit{acute over (e )} Pierre et Marie Curie (Paris 6)”, Combes, MCG95: Générateur de Multiplier d'horloge, Dec. 12, 1994. |