Claims
- 1. A linked sigma-delta modulator, comprising:
- a first sigma-delta modulator, responsive to a frequency select signal representative of a first data rate, for providing a sigma-delta modulated control signal representative of the first data rate; and
- a second sigma-delta modulator, responsive to the sigma-delta modulated control signal, for providing a second sigma-delta modulated control signal representative of a second data rate which is a programmable ratio of the first sigma-delta modulated control signal and which is locked to the first sigma-delta modulated control signal.
- 2. The linked sigma-delta modulator of claim 1, wherein the programmable ratio is provided, in a look up table, and without changing a noise shape of the second sigma-delta modulator control signal.
- 3. The linked sigma-delta modulator of claim 1, further comprising an interpolator, for interpolating a digital signal at a first data rate to digital signal at a second data rate in response to the first sigma-delta modulated control signal.
- 4. The linked sigma-delta modulator of claim 3, further comprising a randomizer and suppressor circuit, responsive to the second sigma-delta modulated control signal, for providing a clock signal at a data rate represented by the second sigma-delta modulated control signal.
- 5. The linked sigma-delta modulator of claim 1, further comprising a randomizer and suppressing circuit, responsive to the first sigma-delta modulated control signal, for providing a clock signal at a data rate represented by the first sigma-delta modulated control signal.
- 6. The linked sigma-delta modulator of claim 5, further comprising an interpolator, for increasing a data rate of a digital signal to an increased data rate represented by the second sigma-delta modulated control signal.
- 7. The linked sigma-delta modulator of claim 5, further comprising a decimator, for decimating a digital data at a first data rate to a second data rate represented by the second sigma-delta modulated control signal.
- 8. The linked sigma-delta modulator control circuit of claim 4, further comprising a decimator for decimating a digital signal at a first data rate to a digital signal at a second data rate represented by the second sigma-delta modulated control signal.
- 9. The linked sigma-delta modulator of claim 1, further comprising a randomizing and suppressing circuit, responsive to the second sigma-delta modulated control signal, for providing a bit clock signal at a data rate represented by the second sigma-delta modulated control signal and without unwanted frequency tones.
RELATED APPLICATIONS
This application is a division of application Ser. No. 08/403,291, filed Mar. 14, 1995, entitled A DIGITAL PHASE-LOCKED LOOP UTILIZING A HIGH ORDER SIGMA-DELTA MODULATOR and now pending, which is a continuation-in-part under 35 U.S.C. .sctn.120 of application Ser. No. 08/121,104, filed on Sep. 13, 1993 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/120,957, filed on Sep. 13, 1993 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/241,059 filed on May 11, 1994 entitled "DIGITAL-TO-DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/343,713 filed on Nov. 22, 1994 entitled "VARIABLE SAMPLE RATE ADC"; of application Ser. No. 08/373,864 filed on Jan. 17, 1995 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; and of application Ser. No. 08/328,560 filed on Oct. 25, 1994 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES." The disclosure of each of the above applications is hereby incorporated by reference in its entirety. In addition, this is a continuation-in-part under 35 U.S.C. .sctn.120 of PCT/US94/10268, filed on Sep. 13, 1994 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES" and PCT/US94/10269, filed on Sep. 13, 1994 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES." The disclosure of each of the above international applications is herein incorporated by reference.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0227172 |
Jul 1987 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
403291 |
Mar 1995 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
121104 |
Sep 1993 |
|