Claims
- 1. A 1/N and scaling sigma-delta modulator comprising:
- means, responsive to a signal representative of a period of an input signal, for inverting the period signal;
- means, coupled to the inverting means, for scaling the inverted signal by a scaling factor; and
- a sigma-delta modulator, coupled to the scaling means, which provides a sigma-delta modulated control signal representative of a data rate of the input signal, such that any truncation errors resulting from the inverting means are, on average, eliminated.
- 2. The 1/N and scaling sigma-delta modulator of claim 1, further comprising a clock generator, responsive to the sigma-delta modulated control signal, for providing a first clock signal at the data rate indicated by the sigma-delta modulated control signal.
- 3. The 1/N and scaling sigma-delta modulator of claim 1, further comprising a suppressor responsive to the sigma-delta modulated control signal and a master clock signal, which suppresses a number of pulses of the master clock signal as determined by the sigma-delta modulated control signal, to provide a first clock signal.
- 4. The 1/N and scaling sigma-delta modulator of claim 3, further comprising a randomizer, coupled to the suppressing means, which randomly suppresses a pulse of the master clock signal such that each clock pulse of the master clock signal is equally suppressed, on average.
- 5. The 1/N in scaling sigma-delta modulator of claim 1, further comprising means for providing an initial guess of the inverted signal, without distorting a noise shape of the sigma-delta modulated control signal.
RELATED APPLICATIONS
This application is a division of application Ser. No. 08/403,291, filed Mar. 14, 1995, entitled a DIGITAL PHASE-LOCKED LOOP UTILIZING A HIGH ORDER SIGMA-DELTA MODULATOR and now pending, and a continuation-in-part under 35 U.S.C. .sctn.120 of application Serial No. 08/121,104, filed on Sep. 13, 1993 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/120,957, filed on Sep. 13, 1993 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; of Application Ser. No. 08/241,059 filed on May 11, 1994 entitled "DIGITAL-TO-DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/343,713 filed on Nov. 22, 1994 entitled "VARIABLE SAMPLE RATE ADC"; of application Ser. No. 08/373,864 filed on Jan. 17, 1995 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; and of Application Ser. No. 08/328,560 filed on Oct. 25, 1994 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES". The disclosure of each of the above applications is hereby incorporated by reference in its entirety. In addition, this is a continuation-in-part under 35 U.S.C. .sctn.120 of PCT/US94/10268, filed on Sep. 13, 1994 entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES" and PCT/US94/10269, filed on Sep. 13, 1994 entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES". The disclosure of each of the above international applications is herein incorporated by reference.
US Referenced Citations (17)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0227172 |
Jul 1987 |
EPX |
Related Publications (5)
|
Number |
Date |
Country |
|
120957 |
Sep 1993 |
|
|
241059 |
May 1994 |
|
|
343713 |
Nov 1994 |
|
|
373864 |
Jan 1995 |
|
|
328560 |
Oct 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
403291 |
Mar 1995 |
|