Claims
- 1. A phase-adjustable sigma-delta modulator, comprising:
- a sigma-delta modulator, responsive to a frequency select signal, for providing a sigma-delta modulated control signal representative of a data rate of the frequency select signal; and
- means for adding an impulse to the frequency select signal to vary a value of the sigma-delta modulated control signal to either advance or retard a phase of a signal under control of the sigma-delta modulated control signal.
- 2. The phase-adjustable sigma-delta modulator of claim 1 wherein the means for varying is an n-bit addressable register, a first bit for indicating whether to advance or retard the phase and a remaining n-1 bits for indicating a magnitude of the phase shift.
- 3. The phase-adjustable sigma-delta modulator of claim 1 further comprising an interpolator, responsive to the sigma-delta modulated control signal, for interpolating a digital data signal at a first data rate to a digital data signal at a second data rate indicated by the sigma-delta modulated control signal.
- 4. The phase-adjustable sigma-delta modulator of claim 1 further comprising a decimator, responsive to the sigma-delta modulated control signal, for decimating a digital data signal at a first data rate to a digital data signal at a second data rate indicated by the sigma-delta modulated control signal.
- 5. The phase-adjustable sigma-delta modulator of claim 1, further comprising a suppressor, responsive to the sigma-delta modulated control signal, for suppressing a number of pulses of a master clock signal as a function of the sigma-delta modulated control signal and for outputting a first clock signal.
- 6. The phase-adjustable sigma-delta modulator of claim 5, wherein the suppressor includes a randomizer that ensures each pulse of the master clock signal is equally suppressed on average.
- 7. The phase-adjustable sigma-delta modulator of claim 1, further comprising an analog-to-digital converter, responsive to the sigma-delta modulated control signal, which converts an analog signal to a digital signal at a first data rate, which increases the digital signal at the first data rate to a digital signal at an increased data rate in response to the sigma-delta modulator control signal, and which also decimates the digital signal at the increased data rate to a digitial signal at a second data rate.
- 8. The phase-adjustable sigma-delta modulator of claim 1, further comprising a digital-to-analog converter, responsive to the sigma-delta modulated control signal, which receives a digital signal at a first data rate and increases the digital signal to a digital signal at a second data rate, which decimates the digital signal at the second data rate in response to the sigma-delta modulated control signal to provide a digital signal at a third data rate and which converts the digital signal at the third data rate to an analog signal.
- 9. The phase-adjustable sigma-delta modulator of claim 1, further comprising an interpolation and decimation means for receiving a digital signal at a first data rate, for increasing the digital signal to a digital signal at second data rate and for decimating the digital signal at the second data rate to a digital signal at a third data rate in response to the sigma-delta modulated control signal.
- 10. The phase-adjustable sigma-delta modulator of claim 9, further comprising:
- a second sigma-delta modulator, that provides a second sigma-delta modulated control signal representative of a data rate of a second frequency select signal; and
- a second interpolation and decimation means responsive to the second sigma-delta modulated control signal, for receiving the digital signal at the third data rate, for increasing the digital signal at the third data rate to a digital signal at a fourth data rate, and for decimating the digital signal at the fourth data rate to provide a digital signal at a fifth data rate.
- 11. A phase-adjustable sigma-delta modulator, comprising:
- a sigma-delta modulator, responsive to a frequency select signal, for providing a sigma-delta modulated control signal representative of a data rate of the frequency select signal;
- an n-bit addressable register that provides an impulse signal, a first bit of the impulse signal indicating whether to advance or retard a phase of a signal under control of the sigma-delta modulated control signal, and a remaining n-1 bits for indicating a magnitude of the phase shift of the signal under control of the sigma-delta modulated control signal; and
- an adder, responsive to the frequency select signal and the impulse signal, that adds to the frequency select signal the impulse signal, and that provides the frequency select signal to the sigma-delta modulator.
- 12. The phase-adjustable sigma-delta modulator of claim 11, further comprising an interpolator, responsive to the sigma-delta modulated control signal, for interpolating a digital signal at a first data rate to a digital signal at a second data rate indicated by the sigma-delta modulated control signal.
- 13. The phase-adjustable sigma-delta modulator of claim 11, further comprising a decimator, responsive to the sigma-delta modulated control signal, for decimating a digital signal at a first data rate to a digital signal at a second data rate indicated by the sigma-delta modulated control signal.
- 14. The phase-adjustable sigma-delta modulator of claim 11, further comprising a suppressor, responsive to the sigma-delta modulated control signal, for suppressing a number of pulses of a master clock signal as a function of the sigma-delta modulated control signal and for outputting a first clock signal.
- 15. The phase-adjustable sigma-delta modulator of claim 14, wherein the suppressor includes a randomizer that ensures each pulse of the master clock signal is equally suppressed on average.
- 16. The phase-adjustable sigma-delta modulator of claim 1, further comprising an analog-to-digital converter, responsive to the sigma-delta modulated control signal, which converts an analog signal to a digital signal at a first data rate, which increases the digital signal at the first data rate to a digital signal at an increased data rate in response to the sigma-delta modulator control signal, and which also decimates the digital signal at the increased data rate signal to a digital signal at a second data rate.
- 17. The phase-adjustable sigma-delta modulator of claim 1, further comprising a digital-to-analog converter, responsive to the sigma-delta modulated control signal, which receives a digital signal at a first data rate and increases the digital signal at the first data rate to a digital signal at a second data rate, which decimates the digital signal at the second data rate in response to the sigma-delta modulated control signal to provide a digital signal at a third data rate, and which converts the digital signal at the third data rate to an analog signal.
- 18. The phase-adjustable sigma-delta modulator of claim 1, further comprising:
- an interpolator, responsive to the sigma-delta modulated control signal, for receiving a digital signal at a first data rate, for increasing the digital signal to a digital signal at a second data rate, and for outputting the digital signal at the second data rate; and
- a decimator for receiving the digital signal at the second data rate, for decimating the digital signal at the second data rate to a digital signal at a third data rate in response to the sigma-delta modulated control signal, and for outputting the digital signal at the third data rate.
- 19. The phase-adjustable sigma-delta modulator of claim 18, further comprising a second sigma-delta modulator, that provides a second sigma-delta modulated control signal representative of a data rate of a second frequency select signal; and
- a second interpolator, responsive to the second sigma-delta modulated control signal, that receives the digital signal at the third data rate, that increases the digital signal at the third data rate to a digital signal at a fourth data rate, and that outputs the digital signal at the fourth data rate; and
- a decimator, responsive to the second sigma-delta modulated control signal, that receives the digital signal at the fourth data rate, that decimates the digital signal at the fourth data rate to a digital signal at a fifth data rate, and that outputs the digital signal at the fifth data rate.
RELATED APPLICATIONS
This application is a continuation of application Ser. No. 08/403,291, filed Mar. 14, 1995, entitled A DIGITAL PHASE-LOCKED LOOP UTILIZING A HIGH ORDER SIGMA-DELTA MODULATOR and now pending, which is a continuation-in-part under 35 U.S.C. .sctn.120 of application Ser. No. 08/121,104, filed on Sep. 13, 1993, entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/120,957, filed on Sep. 13, 1993, entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/241,059, filed on May 11, 1994, entitled "DIGITAL-TO-DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES"; of application Ser. No. 08/343,713, filed on Nov. 22, 1994, entitled "VARIABLE SAMPLE RATE ADC"; of application Ser. No. 08/373,864, filed on Jan. 17, 1995, entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES"; and of application Ser. No. 08/328,560, filed on Oct. 25, 1994, entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES." The disclosure of each of the above applications is hereby incorporated by reference in its entirety. In addition, this is a continuation-in-part under 35 U.S.C. .sctn.120 of PCT/US94/10268, filed on Sep. 13, 1994, entitled "ANALOG TO DIGITAL CONVERSION USING NON-UNIFORM SAMPLE RATES" and PCT/US94/10269, filed on Sep. 13, 1994, entitled "DIGITAL TO ANALOG CONVERSION USING NON-UNIFORM SAMPLE RATES." The disclosure of each of the above international applications is herein incorporated by reference.
US Referenced Citations (18)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0227172 |
Jul 1987 |
EPX |
Related Publications (5)
|
Number |
Date |
Country |
|
120957 |
Sep 1993 |
|
|
241059 |
May 1994 |
|
|
343713 |
Nov 1994 |
|
|
373864 |
Jan 1995 |
|
|
328560 |
Oct 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
403291 |
Mar 1995 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
121104 |
Sep 1993 |
|