The present invention relates in general to a digital pulse width modulator, and to a power conversion system implementing such a modulator. More specifically, the invention relates to a system for conversion of sampled digital signals such as Pulse Code Modulated (PCM) signals to a Pulse Width Modulated (PWM) signal, also known as PCM-PWM conversion.
Prior art digital PWM modulators generate a pulse width modulated signal with a carrier frequency of minimum twice the signal frequency to comply with the Nyquist criteria. The objective for such a system implementation is to achieve noise and distortion artifacts lower than quantization noise of the sampled signals, which is a challenging task when operating with sampled audio signals of 24 bit resolution. The result is a complex and expensive system.
In the art well-known systems are known e.g. from the document WO 97/37433. Such a system is illustrated in
This prior art approach suffers from several drawbacks.
Firstly, the carrier frequency is dependent on the sample frequency, making the use of a sample rate converter 1 necessary. Especially as audio media comes in many different formats, sample rate conversion becomes mandatory. The sample rate converter 1 can be complex to implement due to high order filtering. Quantization errors and aliasing will be introduced leading to reduced dynamic ranges.
Further, in order to increase the dynamic range, an error correcting algorithm 3 and a noise shaper 4 must be comprised in the design leading to unnecessary complexity and cost.
Further, the noise shaper 3 is limited in bandwidth, as the maximum loop gain to suppress the quantization noise is constrained by the stability of the noise shaping loop. Therefore, the noise shaper 4 does still not achieve a satisfactory dynamic range.
Analog PWM modulators where an analog input signal is converted into a PWM signal is also known from prior art systems. In order to obtain a stable system and shape the control loop characteristics, such prior art systems often require additional lead-, lag, lead-lag or lag-lead compensators in the control structure.
Prior art modulator systems based on non-oscillating triangular modulation are greatly reduced in loop gain by necessary demands of phase-margins for the loop to stay stabile. Self-oscillating systems, as described e.g. in WO 02/25357, do not need a phase margin and will have higher loop gain to suppress error and noise components. However, self-oscillating modulators have not yet been implemented successfully in the digital domain.
The object of the present invention is to overcome or at least mitigate the above problems, and provide a non-complex system capable of receiving a sampled digital input signal and converting it to PWM domain.
According to a first aspect of the invention, this and other objects are achieved by a pulse width modulator comprising a plurality of integrators with integrator gains arranged in series, a comparator for comparing the output of the last integrator with a reference, and thereby creating the PWM signal, means for realizing self-oscillation at a desired switching frequency, and a feedback path connected to a point down stream said comparator and leading to a plurality of summing points, each preceding one of said integrators. The PWM signal is quantized in time by the clock frequency of the modulator, and the integrator gains are adapted to reduce any quantization noise.
By choosing an appropriate number of integrators, each having a suitable gain, the loop gain is thus set to reduce the noise generated by quantization in the system. At the same time, the system can provide an improved loop gain bandwidth corresponding to the switching frequency, leading to much wider control bandwidths compared to prior art systems. This leads to even higher suppression of noise and distortion components within the modulator bandwidth, since the ratio between the switching frequency and the modulator bandwidth can be less than in prior art systems. Although quantization noise has been mentioned specifically, it is clear that any noise introduced into the modulator will be reduced by the invention.
According to the invention, the noise can be reduced to levels corresponding to the resolution of the digital input signal, typically a 24-bit signal. The effect of the multiple feedback loop and the integrators with gain is similar to that of the noise shaper of prior art, but the self-oscillating nature of the system has the benefit of higher loop gain in the modulator loop compared to what can be obtained by a noise shaper. The obtainable dynamic range is therefore higher than prior art, and at the same time the use of noise shapers is eliminated.
Further, because of its self-oscillating nature, the modulator is independent of the format of the input signal, especially regarding the sampling frequency, the modulator according to the invention need not to be synchronized with the signal source. This is of great benefit and eliminates the use of prior art sample rate converters and oversamplers.
The elimination of noise shapers, sample rate converters and oversamplers, together with the fact that only integrators are used for loop shaping, results in a very low system complexity. In fact, it is possible to implement a complete system according to the invention without the use of memory circuits. A modulator according to the invention can be implemented on less than 10% of the silicon area required for a prior art modulator. Efficiency is improved and cost is reduced dramatically.
The modulator according to the invention further provides a carrier frequency (equal to the switching frequency) which varies with the modulation index. Such Variable carrier Frequency Pulse Width Modulation (VFPWM) is known from analogue self oscillating systems, and is of great benefit for the efficiency of the output stage, EMI and switching component stress. Until now, there has been no equivalent technology adapted for the digital domain.
According to one embodiment, the feedback path is connected directly to the output of the comparator. This results in a modulator that is functionally separated from any switching stage amplification or other elements supplied with the PWM signal.
The integrator gains can be selected so that the system transfer function is a low pass filter, where the loop gain is equal to the mirrored frequency response around the cut-off frequency. Such a design is particularly advantageous for audio implementations.
In particular, the system transfer function can be implemented as a Bessel or Butterworth low-pass filter. These filter implementations provide very suitable frequency characteristics and sensitivity functions which will provide a stabile and very robust system. Furthermore it will be easy to shape the overall system characteristics.
According to one embodiment of the invention, the integrator gains are selected according to
where Gn is the gain of integrator n, and M ε [0, ∞], so that the gains are equal or separated by a factor of 2. Such gains can easily be realized as a shifting function, with greatly reduced complexity.
A signal amplitude limiter can be provided following each integrator gain, preferably with a limitation corresponding to a dynamic range of the input signal. The amplitude limiters serve to stabilize the feedback loops in the case of aggressive loop implementations, implemented to achieve high performance with very few integrators.
The self-oscillation can be achieved with a positive feedback of the comparator. This design results in a hysteresis loop which brings the system to a controlled oscillation and hereby generates the modulator carrier signal. The switching frequency is determined by the integrator gain immediately preceding the comparator.
The self-oscillation can alternatively be achieved by a filter or time delay preceding the comparator, said filter or time delay being arranged to give the system an open loop phase lag of 180 degrees at the desired switching frequency. The phase-lag will result in a non-hysteresis oscillation, thus generating the modulator carrier signal.
A second aspect of the invention, is a power conversion system comprising a modulator according the first aspect of the invention, a switching stage connected to the oscillation control, and an output filter connected to the switching stage.
Such a power converter is very suitable in all types of precision DC-AC conversion applications such as audio amplification, motor or electro-dynamic transducer drive applications or line drivers for line transmission.
These and other aspects of the present invention will be further described in the following, with reference to the appended figures showing currently preferred embodiments of the invention.
The oscillation control 13 is arranged to cause self-oscillation of the modulator, and includes a comparator 17, (see
The system is implemented as a general N'th order lowpass system by selecting the integrator gains 12 in a suitable way, where the number of integrators N equals the order of the system. The output carrier is created by deliberately causing the loop to be unstable, and the resulting oscillation frequency is the carrier frequency, typically in the area of 500 KHz.
The generation of the PWM signal is quantized in time by the clock frequency of the digital system, typically in the area of 100-200 MHz. With a carrier (switching) frequency of around 500 kHz, this gives a time resolution of each carrier cycle of around 200-400, or 7-9 bits. This quantization results in quantization noise in the same way as in the case of the oversampler of prior art.
By shaping the loop function by means of the integrator gains 12, the quantization noise can be suppressed to an almost infinitesimal level in the total audio band.
As shown in
where Gk is the integrator gain of integrator k. The skilled person will see that the transfer function is a general low pass function, and by adjusting the integrator gains the pole configuration can be set to form for example a Butterworth or Bessel filter characteristic.
In the case of a hysteresis controlled self oscillation, as illustrated in
This constraint, that the gain G1 of the integrator 11′ immediately preceding the oscillation control 13a is fixed, will cause the pole configuration to result in lower cut off frequency as the order rises. In practice this is not a problem because the order necessary for a satisfactory dynamic range is well below the order where limitation of frequency response starts.
When implementing loops of high order, high loop gain suppresses errors arising from the implementation. The sensitivity function can be written as:
The frequency response and the sensitivity response as seen in
G1=4*FSW (4)
The control block 20 in
The different implementations (
According to a further preferred embodiment of the invention, the integrator gains are selected to have a ratio of a multiple of 2. The integrator gains Gn can then be written as:
Following this approach the integrator gains Gn will be multiplications of a factor of two, and can be realized with the help of a shifting function, leading to reduced complexity. The system characteristics will of course be constrained by the combinations that provide a stabile system or linear phase dependent on the requirements. Examples of normalized gain coefficients kn are given in the table in
First of all, the summing point 18 and comparator 17 in
Finally, the integrator gains 12 in
The modulator further has a feedback path 26 connected to the output 22 of the adder 21. This feedback 26 has two separate objectives: Firstly, it provides an oscillation control by providing a feedback 27 to itself. This corresponds to the hysteresis control loop 16 in
An interface block 29 is arranged to receive a serial data stream and placing a sample in a parallel register, here a 24-bit register, which is connected to the adder 23b.
Synchronization of one or a plurality of modulators can be achieved by applying phase lock loops 30 to each of the modulators. Thereby synchronization can be obtained by phase control of the modulators.
A preferred embodiment of a power converter according to the invention is shown in
In the illustrated example, the feedback path 14 is moved down stream, and is connected to the output of the switching stage 31. The benefit of this approach is to reduce the errors added by the output stage such as blanking delay errors. The THD and noise introduced by the output stage will be multiplied by the sensitivity function and therefore brought to a very low level.
The skilled person realizes that a feedback instead can be applied from the output filter 32 by adding compensation of at least N−1 poles of the output filter 32, where N is the order of the filter.
The invention can advantageously be used in any digital to analog conversion systems also where high dynamic range and high linearity are required as e.g. audio systems and in particular in switching power amplifiers for audio use or any other power conversion system. Further, the invention can be used for general D/A conversion.
Number | Date | Country | Kind |
---|---|---|---|
0300780 | Mar 2003 | SE | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2004/000852 | 3/23/2004 | WO | 00 | 2/13/2006 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2004/086629 | 10/7/2004 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5420892 | Okamoto | May 1995 | A |
5777512 | Tripathi et al. | Jul 1998 | A |
5886586 | Lai et al. | Mar 1999 | A |
6390579 | Roylance et al. | May 2002 | B1 |
6768779 | Nielsen | Jul 2004 | B1 |
Number | Date | Country |
---|---|---|
WO 9737433 | Oct 1997 | WO |
WO 0225357 | Mar 2002 | WO |
WO 02089321 | Nov 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20060232351 A1 | Oct 2006 | US |