Digital pulse width modulation controller with preset filter coefficients

Information

  • Patent Grant
  • 7239115
  • Patent Number
    7,239,115
  • Date Filed
    Monday, April 4, 2005
    19 years ago
  • Date Issued
    Tuesday, July 3, 2007
    17 years ago
Abstract
A switched mode voltage regulator includes a digital control system having a digital filter with a plurality of preset filter coefficients that can be selectively loaded into the digital filter to achieve different operating characteristics. The voltage regulator comprises at least one power switch adapted to convey power between respective input and output terminals of the voltage regulator, and a digital controller adapted to control operation of the at least one power switch responsive to an output measurement of the voltage regulator. The digital controller comprises an analog-to-digital converter providing a digital error signal representing a difference between the output measurement and a reference value, a digital filter having a transfer function defined by plural filter coefficients, a digital pulse width modulator providing a control signal to the at least one power switch, the control signal having a pulse width corresponding to the digital control output, and a memory containing a plurality of pre-defined coefficient sets. The digital filter is adapted to load a selected one of the pre-defined coefficient sets into the plural filter coefficients.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to voltage regulator circuits, and more particularly to digital pulse width modulation controller having a plurality of preset filter coefficients in order to accommodate various VIN/VOUT and load configurations.


2. Description of Related Art


Switched mode voltage regulators are known in the art to convert an available direct current (DC) level voltage to another DC level voltage. A switched mode voltage regulator provides a regulated DC output voltage to a load by selectively storing energy in an output inductor coupled to the load by switching the flow of current into the output inductor. A buck converter is one particular type of switched mode voltage regulator that includes two power switches that are typically provided by MOSFET transistors. A filter capacitor coupled in parallel with the load reduces ripple of the output current. A pulse width modulation (PWM) control circuit is used to control the gating of the power switches in an alternating manner to control the flow of current in the output inductor. The PWM control circuit uses feedback signals reflecting the output voltage and/or current level to adjust the duty cycle applied to the power switches in response to changing load conditions.


Conventional PWM control circuits are constructed using analog circuit components, such as operational amplifiers, and other discrete components. An error amplifier produces a voltage error signal corresponding to the difference between the feedback signals and a voltage reference. The voltage error signal controls a PWM modulator that determines the duty cycle applied to the power switches. Various resistors and capacitors are required to shape the transfer function of the error amplifier and thereby maintain stability of the feedback loop. Several factors can affect the feedback loop gain (e.g., changes in the input voltage, additional output capacitance, changing from a resistive to a constant current load, etc.) and need to be considered when selecting the resistors and capacitors. For this reason, the resistors and capacitors are typically not integrated into the PWM control circuitry, but rather are maintained as external components that can be selected to achieve a particular error amplifier transfer function.


A drawback of the conventional PWM control circuit is that there are quite a few discrete components that must be selected very carefully. High quality components having tight tolerances must be selected for this purpose. For example, the components must remain stable with changes in temperature in order to avoid loop gain changes and instability. The physical locations of the components is also critical to prevent pick up of noise that can affect the feedback loop. Another drawback with conventional PWM control circuits is that the hardwiring of the resistors and capacitors to the PWM control circuitry renders it very difficult to change the error amplifier transfer function. It would be desirable to have a PWM control circuit that can be operated using several alternative transfer functions to accommodate different operating conditions.


More recently, it is known to use digital circuitry in the PWM control circuit instead of the analog circuit components since digital circuitry takes up less physical space and draws less power. A conventional digital control circuit includes an analog-to-digital converter (ADC) that produces a digital error signal. The digital error signal is provided to a digital controller having a transfer function H(z) and shapes the transfer function H(z) to guarantee stability of the voltage regulator feedback loop with enough phase margin. The digital output of the controller is provided to a digital pulse width modulator (DPWM) that converts the output into a proportional pulse width signal that is used to control the power switches of the voltage regulator. Nevertheless, as with the analog PWM control circuit, the known digital PWM control circuits are only programmed for a single transfer function.


Thus, it would be advantageous to provide a digital pulse width modulation controller having a plurality of preset filter coefficients to accommodate different operating conditions of a switched mode voltage regulator.


SUMMARY OF THE INVENTION

The present invention provides a switched mode voltage regulator having a digital control system. More particularly, the invention provides a digital control system having a digital filter with a plurality of preset filter coefficients that can be selectively loaded into the digital filter to achieve different operating characteristics.


In an embodiment of the invention, the voltage regulator comprises at least one power switch adapted to convey power between respective input and output terminals of the voltage regulator, and a digital controller adapted to control operation of the at least one power switch responsive to an output measurement of the voltage regulator. The digital controller comprises an analog-to-digital converter providing a digital error signal representing a difference between the output measurement and a reference value, a digital filter having a transfer function defined by plural filter coefficients, a digital pulse width modulator providing a control signal to the at least one power switch, the control signal having a pulse width corresponding to the digital control output, and a memory containing a plurality of pre-defined coefficient sets. The digital filter is adapted to load a selected one of the pre-defined coefficient sets into the plural filter coefficients.


A more complete understanding of the system and method for digitally controlling a switched mode voltage regulator will be afforded to those skilled in the art, as well as a realization of additional advantages and objects thereof, by a consideration of the following detailed description of the preferred embodiment. Reference will be made to the appended sheets of drawings, which will first be described briefly.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts a conventional switched mode voltage regulator having an analog PWM control circuit;



FIG. 2 depicts a switched mode voltage regulator having a digital PWM control circuit in accordance with an embodiment of the invention; and



FIG. 3 depicts a multi-level selector device for the digital PWM control circuit in accordance with an alternative embodiment of the invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

The present invention provides a digital pulse width modulation controller having a plurality of preset filter coefficients to accommodate different operating conditions of a switched mode voltage regulator. In the detailed description that follows, like element numerals are used to describe like elements illustrated in one or more figures.



FIG. 1 depicts a conventional switched mode voltage regulator having an analog control circuit. The voltage regulator comprises a buck converter topology to convert an input DC voltage Vin to an output DC voltage Vo applied to a resistive load 20 (Rload). The voltage regulator includes a pair of power switches 12, 14 provided by MOSFET devices. The drain terminal of the high side power switch 12 is coupled to the input voltage Vin, the source terminal of the low side power switch 14 is connected to ground, and the source terminal of power switch 12 and the drain terminal of power switch 14 are coupled together to define a phase node. An output inductor 16 is coupled in series between the phase node and the terminal providing the output voltage Vo , and a capacitor 18 is coupled in parallel with the resistive load Rload. The opening and closing of the power switches 12, 14 provides an intermediate voltage having a generally rectangular waveform at the phase node, and the filter formed by the output inductor 16 and capacitor 18 converts the rectangular waveform into a substantially DC output voltage Vo.


A pulse width modulation (PWM) controller drives the gate terminals of the power switches 12, 14 responsive to feedback signals received from the voltage regulator output. Specifically, the PWM controller includes drivers 22, 24, PWM modulator 26, and error amplifier 28. Error amplifier 28 receives at an inverting terminal a feedback sense voltage determined by a voltage divider circuit defined by resistors 34 and 32, which are coupled in parallel with the resistive load Rload. The non-inverting terminal of the error amplifier 28 is coupled to a voltage reference. The error amplifier 28 produces a voltage error signal corresponding to the difference between the feedback sense voltage and the voltage reference. The voltage error signal is provided to the PWM modulator, which generates a modulated periodic signal having a pulse width corresponding to the voltage error signal. The modulated periodic signal is applied to drivers 22, 24, which in turn drive the gate terminals of the power switches 12, 14 so as to regulate the output voltage Vo.


Resistor 38 and capacitor 36 are coupled in parallel with resistor 34 to provide a lead compensation to the error amplifier 28. Resistor 42 and capacitor 44 provide a feedback loop between the output and inverting input of the error amplifier 28, which defines the integrator pole and a second lead compensation in the transfer function of the error amplifier. As discussed above, these resistors and capacitors are generally coupled external to the PWM controller chip so that they can be selected for the particular characteristics of the voltage regulator. It is not practical to change the resistors and capacitors, and thereby alter the transfer function of the error amplifier to accommodate changes in the operational conditions of the voltage regulator.



FIG. 2 depicts a switched mode voltage regulator having a digital control circuit in accordance with an embodiment of the invention. Unlike the voltage regulator of FIG. 1, a digital control circuit controls operation of the drivers 22, 24. The digital control circuit receives a feedback signal from the output portion of the voltage regulator. The feedback signal corresponds to the output voltage Vo, though it should be appreciated that the feedback signal could alternatively (or additionally) correspond to the output current drawn by the resistive load Rload. The feedback path may further include a voltage divider (not shown) to reduce the detected output voltage Vo to a representative voltage level. The digital control circuit provides a pulse width modulated waveform having a duty cycle controlled to regulate the output voltage Vo (or output current) at a desired level. Even though the exemplary voltage regulator is illustrated as having a buck converter topology, it should be understood that the use of feedback loop control of the voltage regulator using the digital control circuit is equally applicable to other known voltage regulator topologies, such as boost and buck-boost converters.


More particularly, the digital control circuit includes summer 52, analog-to-digital converter (ADC) 54, digital filter 56, and digital pulse width modulator (DPWM) 58. The summer 52 receives as inputs the inverted feedback signal (i.e., output voltage Vo) and a voltage reference (Ref) and provides an analog voltage error signal (Ref-Vo ). The ADC 54 produces a digital representation of the voltage error signal (VEdk). It should be noted that the ADC 54 and the summer 52 could be reversed in their order. The summer in that case would be a digital circuit. The digital filter 56 has a transfer function H(z) that transforms the voltage error signal VEdk to a digital output provided to the DPWM 58, which converts the signal into a waveform having a proportional pulse width. As discussed above, the pulse-modulated waveform produced by the DPWM 58 is coupled to the gate terminals of the power switches 12, 14 through respective drivers 22, 24.


The digital filter 56 may further comprise an infinite impulse response (IIR) filter that produces an output PWMk from previous voltage error inputs VEdk and previous outputs PWMk using parallel convolution operations. The digital filter 56 may comprise an implementation of the following transfer function H(z):







H


(
z
)


=



PWM


(
z
)



VEd


(
z
)



=



C
0

+


C
1

·

z

-
1



+


C
2

·

z

-
2



+

+


C
n

·

z

-
n





1
-


B
1

·

z

-
1



-


B
2

·

z

-
2



-

-


B
n

·

z

-
n











in which PWM(z) is the digital filter output, VEd(z) is the error signal, C0 . . . C3 are input side coefficients, and B1 . . . B3 are output side coefficients. The numerator coefficients (C0, C1, C2, C4, . . . ) and denominator coefficients (B1, B2, B3, . . . ) are programme the digital filter to achieve a desired transfer function. The digital filter 56 may be implemented by a digital signal processor or like electronic circuitry having suitable memory containing stored data values that are accessed to supply the numerator and/or denominator coefficients. It should be appreciated that the characteristics of the digital filter 56 are determined by the values of the coefficients. The above transfer function is merely exemplary, and other transfer functions having greater or lesser numbers of coefficients may also be advantageously utilized.


The digital control circuit further comprises a multiplexer 62 containing a plurality of pre-defined coefficient sets 62a62n. The multiplexer 62 has an output coupled to the digital filter 56. The multiplexer 62 receives control signals from a decoder 64. When activated by the decoder 64, the multiplexer 62 provides a selected one of the stored coefficient sets 62a62n to the digital filter 56 for programming of the corresponding coefficients of the transfer function. The numerical values contained within the selected coefficient set would then be stored in the corresponding memory locations and then accessed by the digital filter 56 in the course of ordinary operation. The decoder 64 has a multi-bit address input that is responsive to externally provided address signals to generate corresponding control signals for selection of a desired one of the pre-defined coefficient sets 62a62n.


For example, the address input may be provided by the host system to which the voltage regulator is attached. The host system may provide an address input to select one of the pre-defined coefficient sets during a start-up sequence of the voltage regulator. The same selected coefficient set may then remain loaded into the digital filter through the operational life of the voltage regulator. Alternatively, or in addition, the host system may change the address input during operation of the voltage regulator in response to changing operating conditions.


It should be appreciated that any suitable number of pre-defined coefficient sets 62a62ncan be included in the multiplexer 62, and the coefficient sets may be of any desired length. The decoder 64 would therefore require an address size sufficient to individually select each one of the pre-defined coefficient sets 62a62n. As shown in FIG. 2, the decoder 64 receives a three-bit address, thereby permitting selection from up to eight different pre-defined coefficient sets, although it should be appreciated that other address sizes may be utilized to select among a greater or lesser number of coefficient sets.



FIG. 3 depicts a multi-level selector device for the digital PWM control circuit in accordance with an alternative embodiment of the invention. The multi-level selector device may be used to provide an address to the decoder 64 shown in FIG. 2. Instead of receiving an external address input, the selector device permits attachment of an external resistor, which causes the generation of a particular address for selection of a desired one of the pre-defined coefficient sets.


More particularly, the selector device includes amplifiers 72, 74, 76, exclusive OR gate (XOR) 78, and resistors 82, 84, 86, 88. A single input pin provides a space for attachment of an external resistor Rext 92. The resistors 82, 84, 86, 88 are connected in series between a voltage source VDD and ground, defining voltage dividers coupled to respective ones of the inverting terminals of the amplifiers 72, 74, 76. The non-inverting terminals of the amplifiers 72, 74, 76 are coupled to the input pin. The second amplifier 74 provides a first bit output (Out1) and the XOR 78 provides a second bit output (Out2). The outputs of the first and third amplifiers 72, 76 are coupled to the inputs of the XOR 78. A current source 94 is provided to the input pin in order to define a voltage across the external resistor Rext 92.


A state table provided below reflects the various states of the selector device. If the input pin is left open and the input voltage rises to VDD, then each of amplifiers 72, 74, 76 produce a positive voltage (data high or 1), the XOR 78 would produce a data low (or 0), and the output address would be 01. If the voltage across the external resistor Rext 92 is a high value, i.e., greater than the voltage defined between resistors 84, 86, but less than the voltage defined between resistors 82, 84, then amplifier 72 produces a negative voltage (data low or 0) and amplifiers 74, 76 produce a positive voltage (data high or 1), the XOR 78 would produce a data high (or 1), and the output address would be 11. If the voltage across the external resistor Rext 92 is a low value, i.e., greater than the voltage defined between resistors 86, 88, but less than the voltage defined between resistors 84, 86, then amplifiers 72, 74 produce a negative voltage (data low or 0) and amplifier 76 produces a positive voltage (data high or 1), the XOR 78 would produce a data high (or 1), and the output address would be 10. Lastly, if the input pin is coupled to ground, then each of amplifiers 72, 74, 76 produce a negative voltage (data low or 0), the XOR 78 would produce a data low (or 0), and the output address would be 00.












Selector State Table











Rext
Out2
Out1







Open
0
1



High Value
1
1



Low Value
1
0



Short to ground
0
0










It is anticipated that the user would select the value of the external resistor Rext 92 at the time that the system is set up. As long as the external configuration doesn't change, there would be no need to change the coefficients. By using an external resistor rather than a multi-bit input address, the number of input pins coupled to the digital control circuit can be reduced, and thereby reduce the corresponding real estate on the semiconductor chip.


Having thus described a preferred embodiment of a digital pulse width modulation controller having a plurality of preset filter coefficients, it should be apparent to those skilled in the art that certain advantages of the system have been achieved. It should also be appreciated that various modifications, adaptations, and alternative embodiments thereof may be made within the scope and spirit of the present invention. The invention is solely defined by the following claims.

Claims
  • 1. A voltage regulator comprising: at least one power switch adapted to convey power between respective input and output terminals of said voltage regulator; anda digital controller adapted to control operation of said at least one power switch responsive to an output measurement of said voltage regulator, said digital controller comprising: an analog-to-digital converter providing a digital error signal representing a difference between said output measurement and a reference value;a digital filter having a transfer function defined by plural filter coefficients;a digital pulse width modulator providing a control signal to said at least one power switch, said control signal having a pulse width corresponding to said digital control output; anda memory containing a plurality of pre-defined coefficient sets, said digital filter being adapted to load a selected one of said pre-defined coefficient sets into said plural filter coefficients.
  • 2. The voltage regulator of claim 1, wherein said digital controller further comprises a multiplexer operatively coupled to said memory and to said digital filter and adapted to select one of said pre-defined coefficient sets in response to a control signal.
  • 3. The voltage regulator of claim 2, wherein said digital controller further comprises a selector adapted to provide said control signal to said multiplexer in response to an address signal.
  • 4. The voltage regulator of claim 3, wherein said address signal is received from an external host.
  • 5. The voltage regulator of claim 3, wherein said address signal is defined by at least one external resistor.
  • 6. The voltage regulator of claim 1, wherein said digital filter provides the following transfer function H(z):
  • 7. A method of controlling a voltage regulator comprising at least one power switch adapted to convey power between input and output terminals of said voltage regulator, said method comprising: receiving an output measurement of said voltage regulator;sampling said output measurement to provide a digital error signal representing a difference between said output measurement and a reference value;filtering said digital error signal to provide a digital control output based on a transfer function defined by plural filter coefficients;providing a control signal to said at least one power switch, said control signal having a pulse width corresponding to said digital control output;storing a plurality of pre-defined coefficient sets; andselectively loading a selected one of said pre-defined coefficient sets into said plural filter coefficients.
  • 8. The method of claim 7, wherein said selectively loading step further comprising selecting said one of said pre-defined coefficient sets in response to an externally provided address signal.
  • 9. The method of claim 7, wherein said selectively loading step further comprising selecting said one of said pre-defined coefficient sets in response to at least one externally coupled resistor.
  • 10. The method of claim 7, wherein said filtering step further comprising filtering said digital error signal using the following transfer function H(z):
  • 11. A voltage regulator comprising: at least one power switch adapted to convey power between respective input and output terminals of said voltage regulator; anda digital controller adapted to control operation of said at least one power switch responsive to an output measurement of said voltage regulator, said digital controller comprising: an analog-to-digital converter providing a digital error signal representing a difference between said output measurement and a reference value;a digital filter having a transfer function defined by plural filter coefficients and means for selecting said plural filter coefficients from among a plurality of pre-defined coefficient sets; anda digital pulse width modulator providing a control signal to said at least one power switch, said control signal having a pulse width corresponding to said digital control output.
  • 12. The voltage regulator of claim 11, wherein said selecting means further comprises a memory containing said plurality of pre-defined coefficient sets and a multiplexer operatively coupled to said memory and to said digital filter and adapted to select one of said pre-defined coefficient sets in response to a control signal.
  • 13. The voltage regulator of claim 12, wherein said digital controller further comprises a selector adapted to provide said control signal to said multiplexer in response to an address signal.
  • 14. The voltage regulator of claim 13, wherein said address signal is received from an external host.
  • 15. The voltage regulator of claim 13, wherein said address signal is defined by at least one external resistor.
  • 16. The voltage regulator of claim 11, wherein said digital filter provides the following transfer function H(z):
US Referenced Citations (156)
Number Name Date Kind
429581 Tan Jun 1890 A
3660672 Berger et al. May 1972 A
4194147 Payne et al. Mar 1980 A
4204249 Dye et al. May 1980 A
4335445 Nercessian Jun 1982 A
4451773 Papathomas et al. May 1984 A
4538073 Freige et al. Aug 1985 A
4538101 Shimpo et al. Aug 1985 A
4616142 Upadhyay et al. Oct 1986 A
4622627 Rodriguez et al. Nov 1986 A
4654769 Middlebrook Mar 1987 A
4677566 Whittaker et al. Jun 1987 A
4940930 Detweiler Jul 1990 A
5004972 Roth Apr 1991 A
5053920 Staffiere et al. Oct 1991 A
5073848 Steigerwald et al. Dec 1991 A
5079498 Cleasby et al. Jan 1992 A
5117430 Berglund May 1992 A
5229699 Chu et al. Jul 1993 A
5272614 Brunk et al. Dec 1993 A
5349523 Inou et al. Sep 1994 A
5377090 Steigerwald Dec 1994 A
5481140 Maruyama et al. Jan 1996 A
5532577 Doluca Jul 1996 A
5627460 Bazinet et al. May 1997 A
5631550 Castro et al. May 1997 A
5646509 Berglund et al. Jul 1997 A
5675480 Stanford Oct 1997 A
5727208 Brown Mar 1998 A
5752047 Darty et al. May 1998 A
5815018 Soborski Sep 1998 A
5847950 Bhagwat Dec 1998 A
5870296 Schaffer Feb 1999 A
5872984 Berglund et al. Feb 1999 A
5874912 Hasegawa Feb 1999 A
5883797 Amaro et al. Mar 1999 A
5889392 Moore et al. Mar 1999 A
5892933 Voltz Apr 1999 A
5905370 Bryson May 1999 A
5917719 Hoffman et al. Jun 1999 A
5929618 Boylan et al. Jul 1999 A
5929620 Dobkin et al. Jul 1999 A
5935252 Berglund et al. Aug 1999 A
5943227 Bryson et al. Aug 1999 A
5946495 Scholhamer et al. Aug 1999 A
5990669 Brown Nov 1999 A
5994885 Wilcox et al. Nov 1999 A
6021059 Kennedy Feb 2000 A
6055163 Wagner et al. Apr 2000 A
6057607 Rader, III et al. May 2000 A
6079026 Berglund et al. Jun 2000 A
6100676 Burstein et al. Aug 2000 A
6115441 Douglass et al. Sep 2000 A
6121760 Marshall et al. Sep 2000 A
6150803 Varga Nov 2000 A
6157093 Giannopoulos et al. Dec 2000 A
6157182 Tanaka et al. Dec 2000 A
6163143 Shimamori Dec 2000 A
6163178 Stark et al. Dec 2000 A
6177787 Hobrecht Jan 2001 B1
6181029 Berglund et al. Jan 2001 B1
6191566 Petricek et al. Feb 2001 B1
6194883 Shimamori Feb 2001 B1
6198261 Schultz et al. Mar 2001 B1
6199130 Berglund et al. Mar 2001 B1
6208127 Doluca Mar 2001 B1
6211579 Blair Apr 2001 B1
6249111 Nguyen Jun 2001 B1
6262900 Suntio Jul 2001 B1
6291975 Snodgrass Sep 2001 B1
6304066 Wilcox et al. Oct 2001 B1
6304823 Smit et al. Oct 2001 B1
6320768 Pham et al. Nov 2001 B1
6351108 Burnstein et al. Feb 2002 B1
6355990 Mitchell Mar 2002 B1
6385024 Olson May 2002 B1
6392577 Swanson et al. May 2002 B1
6396169 Voegli et al. May 2002 B1
6396250 Bridge May 2002 B1
6400127 Giannopoulos Jun 2002 B1
6411072 Feldman Jun 2002 B1
6421259 Brooks et al. Jul 2002 B1
6429630 Pohlman et al. Aug 2002 B2
6448745 Killat Sep 2002 B1
6456044 Darmawaskita Sep 2002 B1
6465909 Soo et al. Oct 2002 B1
6465993 Clarkin et al. Oct 2002 B1
6469478 Curtin Oct 2002 B1
6469484 L'Hermite et al. Oct 2002 B2
6476589 Umminger et al. Nov 2002 B2
6556158 Steensgaard-Madsen Apr 2003 B2
6563294 Duffy et al. May 2003 B2
6583608 Zafarana et al. Jun 2003 B2
6590369 Burstein et al. Jul 2003 B2
6608402 Soo et al. Aug 2003 B2
6621259 Jones et al. Sep 2003 B2
6683494 Stanley Jan 2004 B2
6686831 Cook Feb 2004 B2
6693811 Bowman et al. Feb 2004 B1
6717389 Johnson Apr 2004 B1
6731023 Rothleitner et al. May 2004 B2
6744243 Daniels et al. Jun 2004 B2
6771052 Ostojic Aug 2004 B2
6788033 Vinciarelli Sep 2004 B2
6788035 Bassett et al. Sep 2004 B2
6791302 Tang et al. Sep 2004 B2
6791368 Tzeng et al. Sep 2004 B2
6795009 Duffy et al. Sep 2004 B2
6801027 Hann et al. Oct 2004 B2
6807070 Ribarich Oct 2004 B2
6816758 Maxwell, Jr. et al. Nov 2004 B2
6819537 Pohlman et al. Nov 2004 B2
6828765 Schultz et al. Dec 2004 B1
6829547 Law et al. Dec 2004 B2
6833691 Chapuis Dec 2004 B2
6850046 Chapuis Feb 2005 B2
6850426 Kojori et al. Feb 2005 B2
6853169 Burstein et al. Feb 2005 B2
6888339 Travaglini et al. May 2005 B1
6903949 Ribarich Jun 2005 B2
6911808 Shimamori Jun 2005 B1
6915440 Berglund et al. Jul 2005 B2
6917186 Klippel et al. Jul 2005 B2
6928560 Fell, III et al. Aug 2005 B1
6933709 Chapuis Aug 2005 B2
6933711 Sutardja et al. Aug 2005 B2
6947273 Bassett et al. Sep 2005 B2
6963190 Asanuma et al. Nov 2005 B2
6965220 Kernahan et al. Nov 2005 B2
6965502 Duffy et al. Nov 2005 B2
6975494 Tang et al. Dec 2005 B2
6977492 Sutardja et al. Dec 2005 B2
7007176 Goodfellow et al. Feb 2006 B2
7023672 Goodfellow et al. Apr 2006 B2
20010033152 Pohlman et al. Oct 2001 A1
20010052862 Roelofs Dec 2001 A1
20020070718 Rose Jun 2002 A1
20020073347 Zafarana et al. Jun 2002 A1
20020105227 Nerone et al. Aug 2002 A1
20030122429 Zhang et al. Jul 2003 A1
20030142513 Vinciarelli Jul 2003 A1
20030201761 Harris Oct 2003 A1
20040027101 Vinciarelli Feb 2004 A1
20040090219 Chapuis May 2004 A1
20040093533 Chapuis et al. May 2004 A1
20040123164 Chapuis et al. Jun 2004 A1
20040123167 Chapuis Jun 2004 A1
20040135560 Kernahan et al. Jul 2004 A1
20040155640 Sutardja et al. Aug 2004 A1
20040174147 Vinciarelli Sep 2004 A1
20040178780 Chapuis Sep 2004 A1
20040189271 Hansson et al. Sep 2004 A1
20040225811 Fosler Nov 2004 A1
20040246754 Chapuis Dec 2004 A1
20050093594 Kim et al. May 2005 A1
20060022656 Leung et al. Feb 2006 A1
Foreign Referenced Citations (9)
Number Date Country
0315366 May 1989 EP
0660487 Jun 1995 EP
0875994 Nov 1998 EP
0997825 May 2000 EP
1814177 May 1993 RU
WO9319415 Sep 1993 WO
WO0231943 Apr 2002 WO
WO0231951 Apr 2002 WO
WO0250690 Jun 2002 WO
Related Publications (1)
Number Date Country
20060220625 A1 Oct 2006 US