Claims
- 1. A method for controlling a facsimile system characterized in that the scanning lines of a picture signal are encoded so that (k) number of continuous scanning lines are encoded by a relative address encoding system and the next one scanning line is encoded by run length encoding system and that sequence is repeated, a pair of synchronization codes are defined for each encoding system, and each synchronization code is positioned at the head of each scanning line of a picture signal, each of the synchronization codes have m.sub.1 and m.sub.2 number of continuous 0's inserted between a pair of 1's, a facsimile transmission station interpolates "1" for each series of (MIN(m.sub.i)-1) number of continuous 0's of the picture signal in order to distinguish the picture signal from synchronization codes where MIN(m.sub.i) is the minimum value among m.sub.i and i is 1 or 2, and a receiving station eliminates the interpolated "1" to provide a clean output, wherein the value of (k) is switched according to the instantaneous quality of a communication line so that the value (k) when said quality is good is larger than that when said quality is bad.
- 2. The invention as defined in claim 1, wherein the value of (k) when said quality is good is 4, and the value of (k) when said quality is bad is 2.
- 3. The invention as defined in claim 1, wherein said quality of an instantaneous communication line is provided as an SQD output of a modem.
- 4. A digital facsimile communication system having a transmitter and a receiver, a transmitter comprising;
- (a) a first input terminal for receiving a digitalized facsimile signal,
- (b) a second input terminal for receiving a timing pulse which appears in every scanning line,
- (c) a dummy code insertion circuit for encoding the input signal applied to the first input terminal so that the continuous (k) number of scanning lines are encoded to a relative address code and the next scanning line is encoded to a run length code and that sequence is repeated, and inserting in the output of the dummy code insertion circuit the signal pattern (10000 . . . 0001) which has a predetermined number of continuous 0's inserted between a pair of 1's,
- (d) a "1" insertion circuit for inserting the signal "1" in the output signal of the dummy code insertion circuit when said output signal has more continuous 0's than the predetermined number,
- (e) a synchronization signal generation circuit for alternately generating one of two synchronization patterns each of which has continuous 0's inserted between a pair of 1's,
- (f) a third input terminal for receiving an instantaneous quality of a communication line,
- (g) a pair of registers each storing the value (k.sub.2) and (k.sub.1) and the outputs of those registers being switched according to the input signal applied to the third input terminal,
- (h) a counter for counting the pulses applied to the second input terminal,
- (i) a comparator for comparing the output of said counter with one of the outputs of said registers and causing the selection of one of the relative address code and the run length code and the related synchronization patterns in the synchronization signal generation circuit,
- (j) a digital memory for storing the outputs of said "1" insertion circuit and said synchronization signal generation circuit, and
- (k) an output terminal connected to the output of said digital memory, and a receiver comprising
- (l) an input terminal for receiving the signal relating to signal on the output terminal of the transmitter through a communication line,
- (m) means for deleting the synchronization signal from the signal thus received in the input terminal,
- (n) means for deleting the signal "1" inserted in the "1" insertion circuit of the transmitter,
- (o) means for decoding the signal from a relative address code and a run length code, and
- (p) an output terminal connected to the output of the decoding means to provide the received digital facsimile signal.
- 5. The invention as defined in claim 4, wherein said two synchronization patterns are 10000001 which has six continuous 0's inserted between a pair of 1's, and 100000001 which has seven continuous 0's inserted between a pair of 1's, and value k.sub.1 is 4 and the value k.sub.2 is 2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
52-71995 |
Jun 1977 |
JPX |
|
COPENDING APPLICATION
This application is the continuation-in-part application of the U.S. Patent application Ser. No. 917,163, June 20, 1978 which is now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Donnan, Transmission Synchronizing Method, IBM Tech Disclosure Bulletin, vol. 11, #11 Apr. 1969, p. 1570. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
917163 |
Jun 1978 |
|