The invention relates to a display; in particular, to a digital to analog converter circuit and operating method thereof applied to a display driving integrated circuit.
Due to the increasing popularity of liquid crystal display panels of high resolution (e.g., 4K or 8K), there is also a problem that the specification requirements are becoming more and more strict in the panel manufacturing technology.
Generally, as shown in
However, as shown in
Since the common digital analog converter circuit is to connect the substrates of the P-type transistors and the N-type transistors to the operating voltage AVDD and the ground voltage AGND respectively, as shown in
Therefore, the invention provides a digital to analog converter circuit and operating method thereof to solve the above-mentioned problems of the prior arts.
A preferred embodiment of the invention is a digital to analog converter circuit. In this embodiment, the digital to analog converter circuit is applied to a source driving apparatus. The digital to analog converter circuit includes P-type transistors coupled in series, N-type transistors coupled in series and a substrate voltage control unit. The substrate voltage control unit is coupled to substrates of the P-type transistors and substrates of the N-type transistors respectively and used for controlling the substrates of the P-type transistors to have a first substrate voltage and controlling the substrates of the N-type transistors to have a second substrate voltage. The first substrate voltage is an operating voltage substituted by a specific voltage difference and the second substrate voltage is a ground voltage added by the specific voltage difference, and the operating voltage is higher than the ground voltage.
In an embodiment, the substrate voltage control unit determines the specific voltage difference according to component characteristics of the P-type transistors and the N-type transistors, so as to reduce starting resistances and threshold voltages of the P-type transistors and the N-type transistors and avoid forward conduction.
In an embodiment, when source electrodes of the P-type transistors receive a first input data signal and have a first source voltage, a voltage difference between the first source voltage of the P-type transistors and the first substrate voltage is smaller than a voltage difference between the first source voltage and the operating voltage.
In an embodiment, when the first input data signal has a voltage approaching one half of the operating voltage, the first source voltage approaches one half of the operating voltage.
In an embodiment, when the first input data signal has a voltage approaching the operating voltage, the first source voltage approaches the operating voltage and the specific voltage difference approaches zero.
In an embodiment, when source electrodes of the N-type transistors receive a second input data signal and have a second source voltage, a voltage difference between the second source voltage of the N-type transistors and the second substrate voltage is smaller than a voltage difference between the second source voltage and the ground voltage.
In an embodiment, when the second input data signal has a voltage approaching one half of the operating voltage, the second source voltage approaches one half of the operating voltage.
In an embodiment, when the second input data signal has a voltage approaching the ground voltage, the second source voltage approaches the ground voltage and the specific voltage difference approaches zero.
In an embodiment, the source driving apparatus further comprises an operational amplifier having a first input terminal, a second input terminal and an output terminal, and the first input terminal and the output terminal of the operational amplifier are coupled.
In an embodiment, one terminal of the P-type transistors coupled in series is coupled to the second input terminal of the operational amplifier.
In an embodiment, the source driving apparatus further comprises a voltage-dividing resistor string and the voltage-dividing resistor string comprises voltage-dividing resistors coupled in series, another terminal of the P-type transistors coupled in series is coupled to one terminal of the voltage-dividing resistor string or coupled between any two adjacent voltage-dividing resistors to receive a first input data signal.
In an embodiment, one terminal of the N-type transistors coupled in series is coupled to the first input terminal of the operational amplifier.
In an embodiment, the source driving apparatus further comprises a voltage-dividing resistor string and the voltage-dividing resistor string comprises voltage-dividing resistors coupled in series, another terminal of the N-type transistors coupled in series is coupled to one terminal of the voltage-dividing resistor string or coupled between any two adjacent voltage-dividing resistors to receive a second input data signal.
Another preferred embodiment of the invention is a digital to analog converter circuit operating method. In this embodiment, the digital to analog converter circuit operating method is used for operating a digital to analog converter circuit in a source driving apparatus. The digital to analog converter circuit includes P-type transistors, N-type transistors and a substrate voltage control unit. The P-type transistors is coupled in series and the N-type transistors is coupled in series. The substrate voltage control unit is coupled to substrates of the P-type transistors and substrates of the N-type transistors respectively. The digital to analog converter circuit operating method includes steps of: (a) determining a specific voltage difference; (b) substituting an operating voltage by the specific voltage difference to obtain a first substrate voltage and controlling the substrates of the P-type transistors to have the first substrate voltage; and (c) adding a ground voltage to the specific voltage difference to obtain a second substrate voltage and controlling the substrates of the N-type transistors to have the second substrate voltage, wherein the operating voltage is higher than the ground voltage.
Compared to the prior art, the digital to analog converter circuit and the operation method thereof can reduce the substrate effect of the conventional transistors by changing the substrate voltage level according to the component characteristics of the transistors, so that the starting resistance and the threshold voltage of the transistor can be reduced and the forward conduction can be avoided, so as to speed up the reaction speed of the digital to analog converter circuit, and the charging time of the channel operational amplifier providing the output signal to the liquid crystal panel is not affected, which is beneficial to the design of the back-end channel operational amplifier circuit.
The advantage and spirit of the invention may be understood by the following detailed descriptions together with the appended drawings.
A preferred embodiment of the invention is a digital to analog converter circuit. In this embodiment, the digital to analog converter is applied to a source driving apparatus in the display, and the digital to analog converter circuit can include digital to analog converters as shown in
As shown in
In practical applications, the magnitude of the first substrate voltage (AVDD−ΔV) can be determined according to the component characteristics of the P-type transistors PM0-PM7, as long as the starting resistance and the threshold voltage of the transistors can be reduced and the forward conduction can be avoided, which can be adjusted according to actual needs.
If the source electrodes of the P-type transistors PM0˜PM7 receive the first input data signal INH and have the first source voltage, the voltage difference between the first source voltage of the P-type transistors PM0˜PM7 and the first substrate voltage (AVDD−ΔV) can be smaller than the voltage difference between the first source voltage and the operating voltage (AVDD). That is to say, since the substrate voltage of the P-type transistors PM0˜PM7 is reduced from the conventional operating voltage AVDD to the first substrate voltage (AVDD−ΔV), the voltage between the source electrodes of the P-type transistors PM0˜PM7 and the substrate becomes small, so that the substrate effect can be effectively reduced.
When the first input data signal INH has a voltage approaching one-half of the operating voltage AVDD (e.g., the half voltage level AHVDD), the first source voltage approaches one half of the operating voltage AVDD (e.g., the half voltage level AHVDD). When the first input data signal INH has a voltage approaching the operating voltage AVDD, the first source voltage approaches the operating voltage AVDD and the specific voltage difference ΔV approaches zero.
As shown in
In practical applications, the magnitude of the second substrate voltage (AGND+ΔV) can be determined according to the component characteristics of the N-type transistors NM0˜NM7, as long as the starting resistance and the threshold voltage of the transistors can be reduced and the forward conduction can be avoided, which can be adjusted according to actual needs.
If the source electrodes of the N-type transistors NM0˜NM7 receive the second input data signal INL and have the second source voltage, the voltage difference between the second source voltage of the N-type transistors NM0˜NM7 and the second substrate voltage (AGND+ΔV) is smaller than the voltage difference between the second source voltage and the ground voltage AGND. That is to say, since the substrate voltage of the N-type transistors NM0˜NM7 is raised from the conventional ground voltage AGND to the second substrate voltage (AGND+ΔV), the voltage between the source electrodes of the N-type transistors NM0˜NM7 and the substrate becomes small, so that the substrate effect can be effectively reduced.
When the second input data signal INL has a voltage approaching one half of the operating voltage AVDD (e.g., the half voltage level AHVDD), the second source voltage approaches one half of the operating voltage AVDD (e.g., the half voltage level AHVDD). When the second input data signal INL has a voltage approaching the ground voltage AGND, the second source voltage approaches the ground voltage AGND and the specific voltage difference ΔV approaches zero.
In practical applications, one terminal of the P-type transistors PM0˜PM7 coupled in series in
Similarly, one terminal of the N-type transistors NM0˜NM7 coupled in series in
Then, please refer to
As shown in
As shown in
According to
Another preferred embodiment of the invention is a digital to analog converter circuit operating method. In this embodiment, the digital to analog converter circuit operating method is used to operate a digital to analog converter circuit in the source driver. The digital to analog converter circuit includes P-type transistors, N-type transistors and a substrate voltage control unit. The P-type transistors are coupled in series with each other and the N-type transistors are coupled in series with each other. The substrate voltage control unit is coupled to the substrates of the P-type transistors and the substrates of the N-type transistors.
Please refer to
Step S10: determining a specific voltage difference;
Step S12: substituting an operating voltage by the specific voltage difference to obtain a first substrate voltage and controlling substrates of the P-type transistors to have the first substrate voltage; and
Step S14: adding a ground voltage to the specific voltage difference to obtain a second substrate voltage and controlling substrates of the N-type transistors to have the second substrate voltage, wherein the operating voltage is higher than the ground voltage.
In practical applications, Step S10 determines the specific voltage difference according to component characteristics of the P-type transistors and the N-type transistors, so as to reduce the starting resistance and threshold voltage of the transistors and avoid forward conduction.
If the source electrodes of the P-type transistors receive a first input data signal and have a first source voltage, a voltage difference between the first source voltage of the P-type transistors and the first substrate voltage will be smaller than a voltage difference between the first source voltage and the operating voltage. When the first input data signal has a voltage close to one-half of the operating voltage, the first source voltage approaches one-half of the operating voltage; when the first input data signal has a voltage close to the operating voltage, the first source voltage approaches the operating voltage and the specific voltage difference approaches zero.
If the source electrodes of the N-type transistors receive a second input data signal and have a second source voltage, a voltage difference between the second source voltage of the N-type transistors and the second substrate voltage will be smaller than a voltage difference between the second source voltage and the ground voltage.
When the second input data signal has a voltage close to one-half of the operating voltage, the second source voltage approaches one half of the operating voltage; when the second input data signal has a voltage close to the ground voltage, the second source voltage approaches the ground voltage and the specific voltage difference approaches zero.
Compared to the prior art, the digital to analog converter circuit and the operation method thereof can reduce the substrate effect of the conventional transistors by changing the substrate voltage level according to the component characteristics of the transistors, so that the starting resistance and the threshold voltage of the transistor can be reduced and the forward conduction can be avoided, so as to speed up the reaction speed of the digital to analog converter circuit, and the charging time of the channel operational amplifier providing the output signal to the liquid crystal panel is not affected, which is beneficial to the design of the back-end channel operational amplifier circuit.
With the example and explanations above, the features and spirits of the invention will be hopefully well described. Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teaching of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
107117398 | May 2018 | TW | national |