Claims
- 1. A digital-to-analog converter comprising:a plurality of resistors connected in series; selection means that selects one of voltages at respective junctions between said plurality of resistors, based on M (M: an integer which is larger than 1) more significant bits of data for conversion; current output means that generates a current having a value which is proportional to a value of a current flowing through said plurality of resistors and corresponds to N (N: an integer which is larger than 1) less significant bits of said data for conversion; a conversion resistor that converts an output current from said current output means to a voltage; and an operational circuit that performs an operation on said voltage selected by said selection means and a voltage developed across said conversion resistor; wherein said current output means comprises: a control transistor serially connected to said plurality of resistors connected in series, for controlling said current flowing through said plurality of resistors; and first to N-th transistors each controlled by a voltage identical to a voltage at a control terminal of said control transistor and each cooperating with said control transistor to form a current mirror circuit for outputting a current having a value which is proportional to a weight assigned to a corresponding one of said N less significant bits of said data for conversion, each of said first to N-th transistors being turned on and off by a corresponding one of said N less significant bits.
- 2. A digital-to-analog converter according to claim 1, wherein said selection means comprises a decoder that decodes said M more significant bits of said data for conversion, and a plurality of switch means each of which selects a corresponding one of voltage values at said respective junctions between said plurality of resistors, based on an output from said decoder.
- 3. A digital-to-analog converter according to claim 1, wherein said operational circuit has a first input to which an output from said selection means is applied, a second input to which an output from said current output means is applied, and a feedback loop into which said conversion resistor is inserted.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11/341481 |
Nov 1999 |
JP |
|
Parent Case Info
This application is the National Phase of International Application PCT/JP00/08248 filed Nov. 22, 2000 which designated the U.S.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/JP00/08248 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO01/41310 |
6/7/2001 |
WO |
A |
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0281116 |
Mar 1988 |
EP |
0605883 |
Dec 1993 |
EP |