Claims
- 1. A digital tone squelch circuit comprising:
- means for converting a first received analog signal to a first digital signal based on the amplitude of the first received analog signal;
- means for correlating said first digital signal with a stored signal proportional to said first digital signal to generate a second digital signal based on the correlation between said first digital signal and said stored signal;
- comparator means for comparing said second digital signal with a threshold signal whereby the presence of said first analog signal can be established;
- a shift register connected to receive an output from said means for converting and provide an input to said means for correlating; and
- a clock generator connected to said shift register to rotate the contents of said shift register with a signal of a first frequency and also connected to said means for correlating with a signal of such a second frequency that the signal from said shift register to said means for correlating is effectively compared against a stored replica of said first received analog signal.
- 2. A digital tone squelch circuit comprising:
- means for converting a first received analog signal to a first digital signal based on the amplitude of the first received analog signal;
- means for correlating said first digital signal with a stored signal proportional to said first digital signal to generate a second digital signal based on the correlation between said first digital signal and said stored signal;
- comparator means for comparing said second digital signal with a threshold signal whereby the presence of said first analog signal can be established;
- a shift register connected to receive an output from said means for converting and provide an input to said means for correlating;
- said means for converting a first received analog signal to a first digital signal produces a 3 bit digital signal;
- wherein said shift register is 64.times.3 bit digital shift register and an output signal from said shift register is multiplied by a signal from a reference clock upon rotation of said shift register to provide a first correlator input signal to a first input of said means for correlating; and
- said reference clock provides a second correlator input signal to a second input of said means for correlating whereupon said means for correlating provides at an output thereof said second digital signal.
Government Interests
This invention was made with Government support under Contract No. DAAB07-78-C-0150 awarded by the Department of the Army. The Government has certain rights in this invention.
US Referenced Citations (12)
Foreign Referenced Citations (7)
Number |
Date |
Country |
1482629 |
Aug 1977 |
GBX |
1501562 |
Feb 1978 |
GBX |
1518006 |
Jul 1978 |
GBX |
1524019 |
Sep 1978 |
GBX |
2029588 |
Mar 1980 |
GBX |
1566164 |
Apr 1980 |
GBX |
2049360 |
Dec 1980 |
GBX |