Claims
- 1. An MPEG digital video presentation apparatus comprising;a display logic section responsive to a “next field” command to output a field of digital video from designated locations in an output buffer memory; a frame decoding section operative to decode picture data in response to a “next picture” command and to store fields of digital video of the decoded picture data into available locations in the output buffer memory; and a frame rate determination module logically connected between the display logic section and the frame decoding section programmed to determine and manage frame rate conversion sequencing to differently implement the determined frame rate conversion requirements depending on the size of the buffer memory; wherein the output buffer memory is not more than 0.6 of one full frame in size.
- 2. The apparatus of claim 1, wherein programmed to decode no frames more than once during frame rate conversion.
- 3. A digital video decoder comprising:a display logic section responsive to a “next field” command to output a field of digital video from designated locations in an output buffer memory less than one frame in size; a frame decoding section operative to decode picture data in response to a “next picture” command and to store fields of digital video of the decoded picture data into available locations in the output buffer memory, the decoding and storing of each field occurring not more than once per display of a frame; and a frame rate determination module logically connected between the display logic section and the frame decoding section programmed to determine and manage frame rate conversion sequencing; wherein the output buffer memory is not more than 0.6 of one full frame in size.
- 4. The apparatus of claim 3 wherein the output buffer memory is not more than 0.55 of one full frame in size.
Parent Case Info
This application is related to the following commonly assigned and copending U.S. patent applications, each of which is hereby expressly incorporated by reference herein:
Ser. No. 08/846,590, filed Apr. 30, 1997, by Edward J. Paluch, entitled Memory Address Generation For Digital Video;
Ser. No. 08/865,749, filed May 30, 1997, by Moshe Bublil et al., entitled Special Purpose Processor For Digital Audio/video Decoding;
Ser. No. 08/866,419, filed May 30, 1997, by Taner Ozcelik et al., entitled Task And Stack Manager For Digital Video Decoding;
Ser. No. 09/001,122, filed Dec. 30, 1997, by Subroto Bose et al. entitled Motion Compensated Digital Video Decoding with Buffered Picture Storage Memory Map;
Ser. No. 09/001,129, filed Dec. 30, 1997, by Subroto Bose et al. entitled Motion Compensated Digital Video Decoding and Buffer Memory Addressing Therefore;
Ser. No. 09/177,261, filed Oct. 22, 1998, by Cem Duruöz et al., entitled Method And Apparatus For a Virtual System Time Clock For Digital/audio/video Processor;
Ser. No. 09/178,803, filed Oct. 26, 1998 by Cem Duruöz et al., entitled Management of Trick Playback of Digital Video Data;
Ser. No. 09/281,152, filed concurrently herewith, by Cem Duruöz et al., entitled Trick Playback of Digital Video Data;
Ser. No. 09/281,373, filed concurrently herewith, by Fang-Chuan Wu, entitled On Screen Display; and
Ser. No. 09/281,373, filed concurrently herewith, by Fang-Chuan Wu; entitled Display Master Control.
US Referenced Citations (12)
Foreign Referenced Citations (5)
| Number |
Date |
Country |
| 0 618 722 |
Oct 1994 |
EP |
| 0 729 276 |
Aug 1996 |
EP |
| 0 793 391 |
Sep 1997 |
EP |
| 2 316 824 |
Mar 1998 |
GB |
| WO 9614710 |
May 1996 |
WO |
Non-Patent Literature Citations (1)
| Entry |
| , PCT Search Report, Jul. 31, 2000. |