Claims
- 1. A time delay circuit comprising:
- a first CMOS field effect pair of transistors connected as an inverter, each said transistor of said first pair of transistors having a gate, source and drain, wherein said gates are connected together and said drains are connected together, said first CMOS field effect transistor having an intrinsic transit time delay equal to TD;
- a digitally variable RC network coupled between the source of one of said first CMOS field effect transistors and a first reference voltage, said digitally variable network including means to provide a first variable impedance having a selectable substantially equal increments of said first variable impedance in response to a digital code;
- a second CMOS field effect pair of transistors having gates, sources and drains, said gates being connected together and said drains of said second CMOS field effect pair of transistors being connected together, said gates of said second CMOS field effect pair of transistor being connected to said drains of said first CMOS field effect pair of transistors;
- terminal means for receiving and coupling a pulse to be delayed to said common gate of said first CMOS field effect pair of transistors, said common drain of said second CMOS field effect pair of transistors, in operation, providing a selectably delayed copy of said pulse to be delayed, whereby said selectable delay is TD plus a selectable increment less than TD;
- wherein the number of said selectable delay values is n where each step is TD/n, and the total range is kTD where k is equal to or less than 1, and wherein the signal on said drains of said first CMOS field effect transistor in response to a pulse applied to said terminal means for receiving exhibits a linear portion and a non-linear portion; and
- wherein said second CMOS field effect pair of transitors has a trip voltage and wherein said trip voltage is adjustable and is set to cause said second CMOS field effect transistor to switch when said signal on said drains of said first CMOS field effect transistor is in the linear portion of said signal and wherein when said trip voltage is decreased, the time delay corresponding to each step TD/n is increased.
- 2. The delay circuit of claim 1 wherein said second CMOS field effect pair of transistors has a p-channel and an n-channel and wherein the total delay range of the circuit is adjustable by adjusting k, and where k equals the ratio of the total width of the p-channel to the width of the n-channel.
- 3. The delay circuit of claim 2 wherein the said width of the p-channel is increased by the connection of additional p-channel MOS transistors in parallel with the p-channel of said second CMOS field effect pair of transistors.
- 4. The delay circuit of claim 3 further including
- user programmable means for controlling the width of said p-channel, said user programmable means having a latch for cooperating with a control bus for storing programmed information and controlling the number of said p-channel MOS transistors to be connected.
Parent Case Info
This application is a continuation of application Ser. No. 08/132,006 filed Oct. 5, 1993 now abandoned.
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0474534 |
Mar 1992 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
132006 |
Oct 1993 |
|