Dunning et al., "An All-Digital Phase-Locked Loop with 50-Cycle Lock Time Suitable for High-Performance Microprocessors", J. Solid State Circ. (IEEE, Apr. 1995), pp. 412-422. |
F. Lu, H. Samueli, J. Yuan, and C. Svensson, "A 700-MHz 24-b Pipelined Accumulator in 1.2-um CMOS for Applications as a Numerically Controlled Oscillator," IEEE Journal of Solid-State Circuits, vol. 28, No. 8 (IEEE, Aug. 1993), pp. 878-886. |
D.-K. Jeong, G. Borriello, D. Hodges, and R. Katz, "Design of PLL-Based Clock Generation Circuits," IEEE Journal of Solid-State Circuits, vol. SC-22, No. 2 (Apr. 1987), pp. 255-261. |
W. Lindsey and C. Chie, "A Survey of Digital Phase-Locked Loops," Proceedings of the IEEE, vol. 69 (Apr. 1981), pp. 410-431. |