Claims
- 1. In a phase locked loop system, a digitally-synthesized loop filter circuit comprising:
a first circuit for providing a digital representation of a phase error signal of the phase locked loop; a second circuit responsive to the digital phase error signal, for generating a multi-bit accumulated digital phase error signal representing an accumulated value of successive values of the digital phase error signal; and a third circuit for generating an output signal corresponding to the accumulated digital phase error signal, said output signal useful for controlling an oscillator within the phase locked loop.
- 2. The invention defined by claim 1 wherein the first circuit comprises:
a digital phase detector circuit for the phase locked loop system.
- 3. The invention defined by claim 2 wherein the digital phase error signal comprises:
a quantized-time and quantized-value signal which encodes polarity of phase error.
- 4. The invention defined by claim 2 wherein the digital phase error signal comprises:
a quantized-time and quantized-value signal which linearly encodes phase error.
- 5. The invention defined by claim 1 wherein the first circuit comprises:
an analog-to-digital converter circuit for converting an analog representation of a phase error signal into a corresponding digital representation.
- 6. The invention defined by claim 5 wherein the first circuit comprises:
a delta-sigma encoder circuit having a clock input coupled to receive a first clock signal.
- 7. The invention defined by claim 1 wherein the second circuit comprises:
a digital accumulator circuit for accumulating successive values of a digital input signal representing the phase error, and for providing on an output thereof a multi-bit accumulated digital phase error signal.
- 8. The invention defined by claim 7 wherein the digital accumulator circuit comprises:
an accumulator circuit for conveying the multi-bit accumulated digital phase error signal having a variable number of bits beginning with the least significant bit.
- 9. The invention defined by claim 7 wherein the digital accumulator circuit comprises:
a lower-order accumulator circuit having an input responsive to the digital input signal representing the phase error, and having at least one output; and an upper-order accumulator circuit having an input coupled to an output of the lower-order accumulator circuit, and having an output for conveying a portion of the multi-bit accumulated digital phase error signal; wherein both the lower-order accumulator circuit and the upper-order accumulator circuit together compute the multi-bit accumulated digital phase error signal.
- 10. The invention defined by claim 9 wherein:
the upper-order accumulator circuit is clocked at a lower rate than the lower-order accumulator circuit is clocked.
- 11. The invention defined by claim 9 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only a portion of the bits are conveyed to the third circuit.
- 12. The invention defined by claim 11 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only upper-order accumulator bits are conveyed to the third circuit.
- 13. The invention defined by claim 7 wherein:
the digital phase error signal from the first circuit is coupled to the digital accumulator circuit as the digital input signal.
- 14. The invention defined by claim 13 wherein the second circuit comprises:
a digital accumulator circuit having an input coupled to receive the digital phase error signal, having a clock input coupled to receive an accumulator clock signal, and having an output for conveying a multi-bit output signal representing an accumulated value of successive values of the digital phase error signal.
- 15. The invention defined by claim 7 wherein:
the digital input signal for the digital accumulator circuit is derived from the digital phase error signal received from the first circuit.
- 16. The invention defined by claim 15 wherein the second circuit further comprises:
a decimator circuit responsive to the digital phase error signal, for generating a decimated digital phase error signal which is coupled to the accumulator circuit as the digital input signal.
- 17. The invention defined by claim 1 wherein:
the output signal comprises an analog representation of at least a most-significant-bit portion of the accumulated digital phase error signal.
- 18. The invention defined by claim 1 wherein:
the multi-bit accumulated digital phase error signal is computed to a greater number of bits than is conveyed to the third circuit.
- 19. The invention defined by claim 1 wherein the third circuit comprises:
a digital-to-analog converter circuit.
- 20. The invention defined by claim 19 wherein the third circuit further comprises:
a low-pass filter circuit connected to an output of the digital-to-analog converter circuit.
- 21. The invention defined by claim 1 wherein:
an effective value of capacitance provided by the digitally-synthesized loop filter circuit increases with increasing numbers of bits in the accumulated digital phase error signal.
- 22. The invention defined by claim 21 wherein:
the number of bits in the accumulated digital phase error signal is configurable.
- 23. The invention defined by claim 22 wherein:
the number of bits in the accumulated digital phase error signal is configurable to alter an operating characteristic of the phase locked loop system.
- 24. The invention defined by claim 1 wherein:
the loop filter circuit is implemented entirely within an integrated circuit.
- 25. The invention defined by claim 1 wherein:
the loop filter is implemented entirely within an integrated circuit configured to recover clock and data from an incoming data signal having more than one possible data rate; and the number of bits in the accumulated digital phase error signal is configurable based upon the data rate of the incoming data input signal.
- 26. The invention defined by claim 1 wherein:
the first circuit comprises a digital encoder circuit forming a portion of a phase detector circuit for the phase locked loop system, said digital encoder circuit having a clock input coupled to receive a first clock signal.
- 27. The invention defined by claim 26 wherein the second circuit comprises:
a decimator circuit responsive to the digital phase error signal from the first circuit, for generating a decimated digital phase error signal having a lower data rate than the digital phase error signal; and a digital accumulator circuit for accumulating successive values of the decimated phase error signal, having a clock input coupled to receive a second clock signal having a clock rate lower than that of the first clock signal, and for providing on an output thereof at least a most-significant-bit portion of the multi-bit accumulated digital phase error signal.
- 28. The invention defined by claim 27 wherein the third circuit comprises:
a digital-to-analog converter circuit having an input responsive to at least the most-significant-bit portion of the multi-bit accumulated digital phase error signal, and having an output; and a filter having an input connected to the output of the digital-to-analog converter circuit, and having an output for providing the output signal corresponding to the accumulated digital phase error signal.
- 29. A phase locked loop circuit comprising:
a controlled oscillator circuit for generating an output clock signal having a frequency responsive to at least one control signal. a phase detector circuit for comparing the phase of a first signal to the phase of a second signal derived from the output clock signal of the controlled oscillator circuit, and for generating a phase error signal accordingly; a digitally-synthesized loop filter circuit for digitally processing the phase error signal received from the phase detector circuit to generate a control signal for the controlled oscillator circuit.
- 30. The invention defined by claim 29 wherein the second signal comprises:
at least at certain times, a divided-down version of the controlled oscillator output clock signal.
- 31. The invention defined by claim 29 wherein the phase detector circuit comprises:
a digital phase detector having a quantized-time and quantized-value output signal.
- 32. The invention defined by claim 29 wherein the phase detector circuit comprises:
a digital phase detector having a quantized-time and quantized-value output signal which linearly encodes phase error.
- 33. The invention defined by claim 29 wherein the phase detector circuit comprises:
a linear phase detector having an output signal whose magnitude varies linearly with phase error between the first signal and the second signal; and a digital encoder circuit for converting the output signal from the linear phase detector into a digital signal having quantized timing and quantized values.
- 34. The invention defined by claim 29 wherein:
the phase detector circuit comprises a linear phase detector having an output signal whose magnitude varies linearly with phase error between the first signal and the second signal; and the digitally-synthesized loop filter circuit comprises a digital encoder circuit for converting the output signal from the linear phase detector into a digital signal having quantized timing and quantized values.
- 35. The invention defined by claim 33 wherein the digital encoder circuit comprises:
a delta-sigma modulator circuit.
- 36. The invention defined by claim 35 wherein the delta-sigma modulator circuit comprises:
a first order delta-sigma modulator circuit.
- 37. The invention defined by claim 29 wherein the digitally-synthesized loop filter circuit comprises:
a digital accumulator circuit for accumulating successive values of a digital input signal representing the phase error, and for providing on an output thereof a multi-bit accumulated digital phase error signal.
- 38. The invention defined by claim 37 wherein the digital accumulator circuit comprises:
a lower-order accumulator circuit having an input responsive to the digital input signal representing the phase error, and having at least one output; and an upper-order accumulator circuit having an input coupled to an output of the lower-order accumulator circuit, and having an output for conveying a portion of the multi-bit accumulated digital phase error signal; wherein both the lower-order accumulator circuit and the upper-order accumulator circuit together compute the multi-bit accumulated digital phase error signal.
- 39. The invention defined by claim 38 wherein:
the upper-order accumulator circuit is clocked at a lower rate than the lower-order accumulator circuit is clocked.
- 40. The invention defined by claim 38 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only a portion of the bits are conveyed to the third circuit.
- 41. The invention defined by claim 40 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only upper-order accumulator bits are conveyed to the third circuit.
- 42. The invention defined by claim 37 wherein:
a digital phase error signal from a digital phase detector circuit is coupled to the digital accumulator circuit as the digital input signal.
- 43. The invention defined by claim 42 wherein the digitally-synthesized loop filter circuit comprises:
a digital accumulator circuit having an input coupled to receive the digital phase error signal, having a clock input coupled to receive an accumulator clock signal, and having an output for conveying a multi-bit output signal representing an accumulated value of successive values of the digital phase error signal.
- 44. The invention defined by claim 37 wherein:
the digital input signal for the digital accumulator circuit is derived from a digital phase error signal received from a digital phase detector circuit.
- 45. The invention defined by claim 44 wherein the digitally-synthesized loop filter circuit further comprises:
a decimator circuit responsive to the digital phase error signal, for generating a decimated digital phase error signal which is coupled to the accumulator circuit as the digital input signal.
- 46. The invention defined by claim 37 wherein:
the control signal generated by the digitally-synthesized loop filter circuit comprises an analog representation of at least a most-significant-bit portion of the accumulated digital phase error signal.
- 47. The invention defined by claim 37 wherein:
the multi-bit accumulated digital phase error signal is computed to a greater number of bits than is utilized to generate the control signal.
- 48. The invention defined by claim 37 wherein the digitally-synthesized loop filter circuit comprises:
a digital-to-analog converter circuit.
- 49. The invention defined by claim 48 wherein the digitally-synthesized loop filter circuit further comprises:
a low-pass filter circuit connected to an output of the digital-to-analog converter circuit.
- 50. The invention defined by claim 37 wherein:
an effective value of capacitance provided by the digitally-synthesized loop filter circuit increases with increasing numbers of bits in the accumulated digital phase error signal.
- 51. The invention defined by claim 50 wherein:
the number of bits in the accumulated digital phase error signal is configurable.
- 52. The invention defined by claim 51 wherein:
the number of bits in the accumulated digital phase error signal is configurable to alter an operating characteristic of the phase locked loop system.
- 53. The invention defined by claim 37 wherein:
the phase locked loop circuit is implemented entirely within an integrated circuit.
- 54. The invention defined by claim 37 wherein:
the phase locked loop circuit is implemented entirely within an integrated circuit configured to recover clock and data from an incoming data signal having more than one possible data rate; and the number of bits in the accumulated digital phase error signal is configurable based upon the data rate of the incoming data input signal.
- 55. The invention defined by claim 29 wherein the phase detector circuit comprises:
a digital encoder circuit, said digital encoder circuit having a clock input coupled to receive a first clock signal.
- 56. The invention defined by claim 55 wherein the digitally-synthesized loop filter circuit comprises:
a decimator circuit responsive to a digital phase error signal from the digital encoder circuit, for generating a decimated digital phase error signal having a lower data rate than the digital phase error signal; and a digital accumulator circuit for accumulating successive values of the decimated phase error signal, having a clock input coupled to receive a second clock signal having a clock rate lower than that of the first clock signal, and for providing on an output thereof at least a most-significant-bit portion of the multi-bit accumulated digital phase error signal.
- 57. The invention defined by claim 56 wherein the digitally-synthesized loop filter circuit further comprises:
a digital-to-analog converter circuit having an input responsive to at least the most-significant-bit portion of the multi-bit accumulated digital phase error signal, and having an output; and a filter circuit having an input connected to the output of the digital-to-analog converter circuit, and having an output for providing the control signal for the controlled oscillator circuit.
- 58. In a phase locked loop circuit including a controlled oscillator, a method of controlling the controlled oscillator comprising the steps of:
comparing a first signal derived from an input signal of the phase locked loop, to a second signal derived from a controlled oscillator output signal; generating a digital phase error signal to represent a phase difference between the first and second signals; digitally integrating the digital phase error signal to generate a digital word representing an integrated value of the phase error; and converting the integrated digital phase error signal to a corresponding analog signal. using at least the analog signal to control the controlled oscillator.
- 59. In a phase locked loop circuit including a controlled oscillator, a method of controlling the controlled oscillator comprising the steps of:
comparing a first signal derived from an input signal of the phase locked loop, to a second signal derived from a controlled oscillator output signal; generating a digital phase error signal to represent a phase difference between the first and second signals; digitally integrating the digital phase error signal to generate a digital word representing an integrated value of the phase error; and using at least the integrated value of the digital phase error signal to control the controlled oscillator without converting the integrated value of the digital phase error signal to a corresponding analog signal.
- 60. The invention defined by claim 37 wherein the digitally integrating step comprises the steps of:
transforming a ones-density phase error signal into a corresponding transitions-density signal; decimating the transitions-density signal to generate a decimated transitions-density signal; transforming the decimated transitions-density signal into a corresponding ones-density phase error signal; and accumulating a digital word having a value representative of a net excess of ones density in the decimated ones-density phase error signal.
- 61. A phase locked loop circuit comprising:
a voltage controlled oscillator circuit for generating an output clock signal having a frequency responsive to at least one control signal. a digital phase detector circuit for comparing the phase of a first signal to the phase of a second signal and for generating a digitally-encoded linear phase error signal accordingly, wherein said second signal is derived from the output clock signal of the voltage controlled oscillator circuit; a digital integration circuit for digitally processing the digitally-encoded linear phase error signal to generate a control signal for the voltage controlled oscillator circuit.
- 62. The invention defined by claim 61 wherein the digital integration circuit comprises:
a second circuit responsive to the phase error signal, for generating a multi-bit accumulated digital phase error signal representing an accumulation of successive values of the phase error signal; and a third circuit for generating an output signal corresponding to the accumulated digital phase error signal, said output signal useful for controlling the voltage controlled oscillator.
- 63. The invention defined by claim 62 wherein the second circuit comprises:
a digital accumulator circuit for accumulating successive values of a digital input signal representing the phase error, and for providing on an output thereof a multi-bit accumulated digital phase error signal.
- 64. The invention defined by claim 63 wherein the digital accumulator circuit comprises:
a ripple counter circuit.
- 65. The invention defined by claim 63 wherein the digital accumulator circuit comprises:
a lower-order accumulator having an input responsive to the digital input signal representing the phase error, and having at least one output; and an upper-order accumulator having an input coupled to an output of the lower-order accumulator, and having an output for conveying a portion of the multi-bit accumulated digital phase error signal; wherein both the lower-order accumulator and the upper-order accumulator together compute the multi-bit accumulated digital phase error signal.
- 66. The invention defined by claim 65 wherein:
the upper-order accumulator is clocked at a lower rate than the lower-order accumulator is clocked.
- 67. The invention defined by claim 65 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only a portion of the bits are conveyed to the third circuit.
- 68. The invention defined by claim 67 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only upper-order accumulator bits are conveyed to the third circuit.
- 69. The invention defined by claim 63 wherein:
the digital phase error signal from the digital phase detector circuit is coupled to the digital accumulator circuit as the digital input signal.
- 70. The invention defined by claim 69 wherein the second circuit comprises:
a digital accumulator circuit having an input coupled to receive the digital phase error signal, having a clock input coupled to receive an accumulator clock signal, and having an output for conveying a multi-bit output signal representing an accumulated value of successive values of the digital phase error signal.
- 71. The invention defined by claim 63 wherein:
the digital input signal for the digital accumulator circuit is derived from the digital phase error signal received from the digital phase detector circuit.
- 72. The invention defined by claim 71 wherein the second circuit further comprises:
a decimator circuit responsive to the digital phase error signal, for generating a decimated digital phase error signal which is coupled to the accumulator circuit as the digital input signal.
- 73. The invention defined by claim 62 wherein:
the output signal comprises an analog representation of at least a most-significant-bit portion of the accumulated digital phase error signal.
- 74. The invention defined by claim 62 wherein:
the multi-bit accumulated digital phase error signal is computed to a greater number of bits than is conveyed to the third circuit.
- 75. The invention defined by claim 62 wherein the third circuit comprises:
a digital-to-analog converter circuit having an output which is low-pass filtered.
- 76. The invention defined by claim 62 wherein:
an effective value of capacitance provided by the digital integration circuit increases with increasing numbers of bits in the accumulated digital phase error signal.
- 77. The invention defined by claim 76 wherein:
the number of bits in the accumulated digital phase error signal is configurable.
- 78. The invention defined by claim 62 wherein:
the number of bits in the accumulated digital phase error signal is configurable to alter an operating characteristic of the phase locked loop.
- 79. The invention defined by claim 62 wherein:
the phase locked loop circuit is implemented entirely within an integrated circuit configured to recover clock and data from an incoming data signal having more than one possible data rate; and the number of bits in the accumulated digital phase error signal is configured based upon the data rate of the incoming data input signal.
- 80. The invention defined by claim 61 wherein the digital phase detector circuit comprises:
a delta-sigma encoder circuit having a clock input coupled to receive a first clock signal.
- 81. The invention defined by claim 80 wherein the second circuit comprises:
a decimator circuit responsive to the digital phase error signal from the first circuit, for generating a decimated digital phase error signal having a lower data rate than the digital phase error signal; and a digital accumulator circuit for accumulating successive values of the decimated phase error signal, having a clock input coupled to receive a second clock signal having a clock rate lower than that of the first clock signal, and for providing on an output thereof at least a most-significant-bit portion of the multi-bit accumulated digital phase error signal.
- 82. The invention defined by claim 81 wherein the digital accumulator circuit comprises:
a lower-order accumulator having an input responsive to the decimated digital phase error signal, and having at least one output; and an upper-order accumulator having an input coupled to an output of the lower-order accumulator, and having an output for conveying a portion of the multi-bit accumulated digital phase error signal; wherein both the lower-order accumulator and the upper-order accumulator together compute the multi-bit accumulated digital phase error signal.
- 83. The invention defined by claim 82 wherein:
the upper-order accumulator is clocked at a lower rate than the lower-order accumulator is clocked.
- 84. The invention defined by claim 82 wherein:
of the upper-order and lower-order accumulator bits forming the accumulated digital phase error signal, only upper-order accumulator bits are conveyed to the third circuit.
- 85. The invention defined by claim 81 wherein the third circuit comprises:
a digital-to-analog converter circuit having an input responsive to at least the most-significant-bit portion of the multi-bit accumulated digital phase error signal, and having an output; and a filter having an input connected to the output of the digital-to-analog converter circuit, and having an output for providing the output signal corresponding to the accumulated digital phase error signal.
- 86. The invention defined by claim 61 wherein:
the phase locked loop is implemented entirely within an integrated circuit.
- 87. The invention defined by claim 61 wherein:
the phase locked loop is incorporated within a clock and data recovery integrated circuit.
- 88. The invention defined by claim 61 wherein the digital phase detector circuit comprises:
a linear phase detector circuit for generating an error signal whose magnitude varies linearly with phase error; and a modulator circuit for converting the error signal from the linear phase detector into a digitally-encoded signal having quantized timing and quantized value.
- 89. The invention defined by claim 61 wherein the digital phase detector circuit comprises:
a linear phase detector circuit for generating an error signal whose magnitude varies linearly with phase error; and a delta-sigma modulator circuit for converting the error signal from the linear phase detector into a delta-sigma modulated digital signal.
- 90. The invention defined by claim 61 wherein the digital integration circuit comprises:
an accumulator circuit for generating a digital word representative of the cumulative value of the digitally-encoded linear phase error signal.
- 91. The invention defined by claim 89 wherein the digital integration circuit comprises:
an accumulator circuit for generating a digital word representative of the cumulative sum of ones and zeros in the delta-sigma modulated digital signal.
- 92. The invention defined by claim 91 wherein the digital integration circuit further comprises:
a decimation circuit coupled between the digital phase detector circuit and the accumulator circuit.
- 93. The invention defined by claim 91 wherein the accumulator circuit comprises:
an up/down counter circuit.
- 94. In a feedback system, a method of generating an analog output signal delayed by an arbitrarily long time constant from an analog input signal, said method comprising the steps of:
digitizing the input signal; accumulating successive values of the digitized input signal to generate an accumulated digital value; and converting the accumulated digital value into a corresponding analog signal.
- 95. The invention defined by claim 94 wherein:
the digitized input signal comprises a sequence of 1-bit values.
- 96. The invention defined by claim 94 wherein:
the digitized input signal comprises a sequence of N-bit values, where N is at least 2.
- 97. The invention defined by claim 95 wherein the accumulated digital value comprises:
a digital word representative of the cumulative sum of ones and zeros in the digitized input signal.
CROSS-REFERENCE TO RELATED APPLICATION(S)
[0001] This application claims the benefit of U.S. Provisional Application No. 60/217,207, filed Jul. 10, 2000, and U.S. Provisional Application No. 60/217,208, filed Jul. 10, 2000, which are both hereby incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60217207 |
Jul 2000 |
US |
|
60217208 |
Jul 2000 |
US |