The present invention relates to lighting, and more specifically, to electronic circuits for solid state light sources.
A conventional light source such as, for example, an incandescent lamp or halogen lamp, when dimmed, acts like a near exact black body radiator and follows the Planckian curve on the 1931 CIE Chromaticity Diagram. For example, a conventional incandescent lamp at its maximum output may output light having a color temperature of 3000K. As that incandescent lamp is dimmed (e.g., through use of a triac dimmer), the current running through its filament is reduced, resulting in a lower, warmer color temperature (e.g., 2000K).
As solid state light sources become more widely used, lighting designers and lighting consumers desire that the solid state light sources behave similarly to conventional light sources. However, unlike an incandescent lamp or a halogen lamp, solid state light sources typically hold their color temperature as they are dimmed. This behavior has been overcome to a degree by using a color mixing technique. A two channel controllable current solid state light source driver performs color mixing between two strings of solid state light sources to achieve incandescent-like dimming (i.e., dimming at or substantially near the Planckian curve), as desired by the market. An example of such a lamp is the Philips® Master LEDspotMV GU10 Dim Tone lamp, which was designed to operate at 220V/230V systems with a triac dimmer.
At least one problem with the above-referenced Philips® LED lamp is the loss of certain resistors in terms of efficiency, and the dependent LED current control based on the power transfer through the transformer. With these two resistors, the voltage across the two strings of solid state light sources (e.g., white LEDs and amber LEDs) can be equal, which does not force a string to turn off. For example, if high current is provided to the amber LED string, the loss of the resistor will be significantly high. The circuit also does not have any feedback loop to the primary side of the transformer (e.g., to reduce or increase the energy transfer to the secondary side). Therefore, the current between two strings of solid state light sources needs to be shared according to the power transfer from the primary.
Embodiments overcome these and other deficiencies by providing a dimmable multichannel driver for solid state light sources. Embodiments allow at least two solid state light source loads to be driven in a manner that allows for control of the current flowing through the solid state light source loads to generate illumination at a desired light color temperature.
In an embodiment, there is provided a power supply circuit. The power supply circuit includes: a first drive circuit configured to generate a drive current to cause a first solid state light source load and a second solid state light source load to illuminate; a feedback and control circuit configured to receive feedback from the first solid state light source load and to control the drive current through the first solid state light source load based on the feedback; a second drive circuit configured to control the drive current through the second solid state light source load; and a master controller configured to provide a first input to the feedback and control circuit to control the drive current through the first solid state light source load and a second input to the second drive circuit to control the drive current through the second solid state light source load.
In a related embodiment, the first drive circuit may include a direct current (DC) to DC flyback converter circuit including a flyback converter controller. In a further related embodiment, the feedback and control circuit may be configured to compare a voltage corresponding to actual drive current through the first solid state light source load to a reference voltage and to control the first drive circuit based on the difference between the voltage corresponding to the actual drive current and the reference voltage.
In a further related embodiment, the feedback and control circuit may include an operational amplifier and an optical isolator configured to generate a control signal based on the difference between the voltage corresponding to the actual drive current and the reference voltage, and the flyback converter controller may be configured to control the drive current generated by the first drive circuit based on the control signal.
In another further related embodiment, the feedback and control circuit may be configured to generate a voltage corresponding to the voltage across the first solid state light source load based on the actual drive current, and the master controller may be configured to adjust the reference voltage based on the voltage corresponding to the voltage across the first solid state light source load.
In yet another further related embodiment, the first input may be a first pulse width modulation (PWM) signal to the feedback and control circuit to generate the reference voltage and the second input may be a second PWM signal to the second drive circuit. In a further related embodiment, the second drive circuit may include a DC to DC buck controller configured to control the drive current for the second solid state light source load based on the second PWM signal. In another further related embodiment, the power supply circuit may further include a front end circuit configured to generate a DC voltage based on an alternating current (AC) input, wherein the front end circuit may be further configured to provide the generated DC voltage to the first drive circuit. In a further related embodiment, the front end circuit and the first drive circuit may include a two stage low pass EMI filter and rectifier circuit. In another further related embodiment, the power supply circuit may further include a dimmer sense circuit configured to generate a dimmer sense voltage based on a phase cut voltage sensed in the DC voltage generated by the front end circuit. In a further related embodiment, a frequency of the first PWM signal and a frequency of the second PWM signal may each be selected from predetermined settings stored in the master controller, wherein the frequencies being selected are based on the dimmer sense voltage. In a further related embodiment, the first solid state light source load may include solid state light sources of a first color and the second solid state light source load may include solid state light sources of a second color, and the predetermined settings may be configured to cause the first solid state light source load and the second solid state light source load to generate light, that when combined, corresponds to a certain light color temperature.
In another embodiment, there is provided a method. The method includes: determining if a first solid state light source load driven by a first drive circuit is illuminated based on a voltage corresponding to the voltage across the first solid state light source load generated in a feedback and control circuit; and controlling the first drive circuit based on the voltage corresponding to the voltage across the first solid state light source load by adjusting a reference voltage in the feedback and control circuit.
In a related embodiment, determining may include determining if a first solid state light source load driven by a direct current (DC) to DC flyback circuit is illuminated based on a voltage corresponding to the voltage across the first solid state light source load generated in the feedback and control circuit, wherein the DC to DC flyback circuit includes a DC to DC flyback converter controller; and controlling may include controlling the DC to DC flyback circuit based on the voltage corresponding to the voltage across the first solid state light source load by adjusting a reference voltage in the feedback and control circuit. In another related embodiment, adjusting the reference voltage may include adjusting a first pulse width modulation (PWM) signal provided to the feedback and control circuit to generate the reference voltage. In a further related embodiment, the method may further include receiving a dimmer sense voltage from a dimmer sense circuit; determining a first duty cycle for the first PWM signal based on the dimmer sense voltage; and providing the first PWM signal at the first duty cycle to the feedback and control circuit. In a further related embodiment, the method may further include determining a second duty cycle for a second PWM signal based on the dimmer sense voltage; and controlling a second drive circuit configured to drive a second solid state light source load by providing the second PWM signal at the second duty cycle to the second drive circuit.
In a further related embodiment, controlling a second drive circuit may include controlling a DC to DC buck controller, the DC to DC buck controller being configured to control the drive current for the second solid state light source load based on the second PWM signal.
In another further related embodiment, determining the first duty cycle and determining the second duty cycle may include selecting a first frequency for the first PWM signal and a second frequency for the second PWM signal, wherein each frequency is selected from predetermined settings stored in a master controller, and wherein each frequency is selected based on the dimmer sense voltage. In a further related embodiment, selecting may include selecting a first frequency for the first PWM signal and a second frequency for the second PWM signal, wherein each frequency is selected from predetermined settings stored in a master controller, wherein each frequency is selected based on the dimmer sense voltage, and wherein the predetermined settings are configured to cause the first solid state light source load and the second solid state light source load to generate light, that when combined, corresponds to a certain light color temperature.
The foregoing and other objects, features and advantages disclosed herein will be apparent from the following description of particular embodiments disclosed herein, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles disclosed herein.
As used throughout, the term “solid state light source” includes light sources including, for example but not limited to, one or more light emitting diodes (LEDs), organic light emitting diodes (OLEDs), polymer light emitting diodes (PLEDs) or any other solid state device configured to emit light, and/or combinations thereof. Moreover, “solid state light source load” refers to an arrangement of one or more solid state light sources within another device (e.g., lamp, light engine, fixture, etc.).
The front end circuit 210 may be, and in some embodiments is, configured to generate a DC voltage based on an input power (for example but not limited to an AC input voltage provided by the dimmer 204). The DC voltage generated by the front end circuit 210 is then provided to at least the first LED drive circuit 212, which is configured to generate a drive current for the first LED load 206 and the second LED load 208 based on the generated DC voltage. In some embodiments, the first LED drive circuit 212 includes a DC to DC flyback converter circuit controlled by a flyback controller. In some embodiments, the dimmer sense circuit 214 is configured to determine a dimmer sense voltage based on the generated DC voltage. In some embodiments, a phase cut voltage component present in the DC voltage causes the dimmer sense circuit 214 to generate the dimmer sense voltage. The dimmer sense voltage is then provided to the master controller 216. The master controller 216 senses a voltage generated by the feedback and control circuit 218 (e.g., a voltage corresponding to the voltage across the first LED load 206).
Based on the dimmer sense voltage and/or the voltage corresponding to the voltage across the first LED load 206, the master controller 216 is configured to provide a first input to the feedback and control circuit 218 and a second input to the second LED drive circuit 220. The first input, in some embodiments, is a first PWM signal configured to cause the feedback and control circuit 218 to generate a reference voltage. In some embodiments, the feedback and control circuit 218 is configured to generate a voltage corresponding to the actual drive current through the first LED load 206, and to compare this voltage to the reference voltage. The resulting difference between the voltage corresponding to the actual drive current and the reference voltage is provided to the first LED drive circuit 212. In some embodiments, the difference serves as one or more control signals to the flyback controller of the first LED drive circuit 212, the flyback controller being configured to control the first LED drive circuit 212 based on one or more the control signals. The second PWM signal is provided to the second LED drive circuit 220. In some embodiments, a buck controller in the second LED drive circuit 220 is configured to control the current flowing through the second LED load 208 based on the second PWM signal. More specifically, the drive current for the second LED load 208 is provided by the first LED drive circuit 212, however, current flow through the second LED load 208 may be, and in some embodiments is, controlled by the second LED drive circuit 220. For example, the current flow through the second LED load 208, in some embodiments, is restricted to be less than the current flow through the first LED load 206, so that the second LED load 208 appears dimmer than the first LED load 206. This results in a desired color temperature for the combined light emitted by both the first LED load 206 and the second LED load 208.
In this regard, the frequencies of the first PWM signal and the second PWM signal may be, and in some embodiments are, selected from predetermined settings in the master controller 216 based on, for example but not limited to, the dimmer sense voltage and/or the voltage corresponding to the voltage across the first LED load 206. In some embodiments, the dimmer sense voltage provides a baseline amount of light output that is desired (e.g., as dictated by the setting of the dimmer 204), and this baseline amount may be adjusted to account for actual device performance based on feedback (e.g., the voltage across the first LED load 206). In some embodiments, the dimmer sense voltage is scaled by the master controller 216 to a digital value between, for example, 0 and 255 that is then used in selecting a record from a predetermined data array (e.g., also stored in the master controller 216). Each record in the data array corresponds to a “recipe” for generating a desired light color temperature from the combined light output of the first LED load 206 and the second LED load 208. A first value in the record may be the digital dimmer value, while a second value in the record may correspond to the first PWM signal duty cycle, and a third value in the record may correspond to the second PWM signal frequency.
The inductor L3 and the resistor R4 are each connected to the output pin 1 of the bridge D8 of the front end circuit 210′ of
The capacitors C14, C1, and C7 are connected in parallel with each other. The parallel combination of the capacitors C14, C1, and C7 is connected to ground, on one side, and to the resistor R6, a VCC+ input, and a cathode of the diode D2 on the other side. An anode of the diode D2 is connected to the resistor R12, which itself is connected to a cathode of the diode D1 and to the capacitor C2. The capacitor C2 is also connected to ground. An anode of the diode D1 is connected to an AUX input. The VCC+ input is also connected to a VCC input pin (pin 8) of the controller U1.
The resistor R7 is connected to an INV input. The resistor R7 and the capacitor C12 are connected in series. The series combination of the resistor R7 and the capacitor C12 are connected in parallel with the resistor R8, and both are connected, on one side, to an inverting input pin (pin 1) of the controller U1 and, on the other side, to a compensation input pin (pin 2) of the controller U1. A CS input is connected to a PWM comparator input pin (pin 4) of the controller U1.
A gate driver output pin (pin 7) of the controller U1 is connected to the resistor R9. The resistor R9 is also connected to a gate of the transistor Q1, which has the Zener diode G across the gate and a source. A drain of the transistor Q1 is connected to the primary winding (pin 5) of the transformer T1. The source of the transistor Q1 is also connected to the parallel combination of the resistors R10 and R33. The parallel combination of the resistors R10 and R33 is connected, on one side, to ground, and on the other side, in addition to the source of the transistor Q1, to the CS input.
A zero current detector input (pin 5) of the controller U1 is connected to the resistor R13. The resistor R13 is also connected to the AUX input and to the feedback winding (pin 2) of the transformer T1, which is also connected to ground (at pin 1).
At startup, the controller U1 receives two signals at the multiplier pin (pin3) and the VCC input pin (pin 8). The voltage at the VCC input pin (pin 8) begins to increase from zero as the capacitors C1, C7, and C14 begin to charge with current supplied by the DC voltage generated by the front end circuit 210′ through the resistor R6. The controller U1 then starts supplying pulses to the transistor Q1 from the gate driver output pin (pin 7) through the resistor R9, forcing current into the primary winding of the transformer T1 through the transistor Q1. When the transistor Q1 turns off, the feedback winding (pins 1-2) of the transformer T1 “flyback” and supply current through the diodes D1 and D2, charging the capacitors C1, C2, C7, and C14. That is, the first LED drive circuit 212′ starts generating VCC internally. The controller U1 is reset by monitoring the voltage on the zero current detector input pin (pin5) of the controller U1 through the resistor R13. The current through the transistor Q1 is limited by the combination of the voltage at the multiplier input pin (pin3) of the controller U1 and a voltage produced by an error amplifier configured between the inverting and compensation inputs of controller U1 (pins 1 and 2, respectively). The error amplifier, which includes the resistors R7 and R8 and the capacitor C12, as described above, acts as a compensation network to achieve stability in the voltage control loop and to ensure high power factor and low THD. In some embodiments, the power output of the first LED drive circuit 212′ is set by the resistors R10 and R33, which are coupled to the PWM comparator input pin of the controller U1 (pin 4), as described above.
The two-diode package D5 is also connected to the resistor R35. The resistor R35 is also connected to a cathode of the diode D7 and to a base of the transistor Q2. An anode of the diode D7 and the resistor R36 are connected to the GND SIGNAL. The resistor R36 is also connected to an emitter of the transistor Q2, and to a VCC_SEC output. The resistor R37 is connected between a collector of the transistor Q2 and an OUT output. Thus, the two-diode package D5 is configured to block current from flowing back into the secondary winding of the transformer T1 of the first LED drive circuit 212′. The resistors R35-R37, the diode D7, and the transistor Q2 are configured to regulate an operational voltage (VCC) for the master controller 216′ and the second LED drive circuit 220′.
The first LED load 206 and the second LED load 208 are coupled to the terminal J3 of the feedback and control circuit 218′, with the current for driving both loads being supplied by the diode D4. The capacitor C5 is configured to reduce the voltage swing on the first LED load 206 and the second LED load 208, and provides power to the op-amp U3-C as well as to the second LED drive circuit 220′. The resistors R20, R31, and R32 and the capacitor C8 are configured to operate as a voltage sensing circuit by generating a voltage corresponding to the voltage across the first LED load 206. The resistors R17, R24, and R25, and the capacitor C19 are configured to generate a DC reference voltage to the non-inverting input of the op-amp U3-A (pin 3). In some embodiments, the master controller 216′ monitors the voltage corresponding to the voltage across the first LED load 206 generated by the voltage sensing circuit, makes a determination as to whether the voltage across the first LED load 206 requires adjustment (e.g., if the voltage is too low to generate the desired light output from the first LED load 206), and if determined to be required, adjusts a first PWM signal being provided by the master controller 216′ (e.g., from the PB1_VREF) to the reference voltage circuit, which generates the reference voltage based on the first PWM signal.
The first LED load 206 may be, and in some embodiments is, further coupled to the terminal J4 in the feedback and control circuit 218′. In some embodiments, the first LED load 206 includes a string of solid state light sources connected between the terminals J3 and J4. The drive current flowing through first LED load 206 (e.g., in through the terminal J3 and out to the terminal J4) is then directed to flow through the resistor R15. The resistor R15 serves as a current sensing resistor. The voltage across the resistor R15 is compared to the reference voltage on the non-inverting input of the op-amp U3-A, the operation of which is stabilized by a negative feedback loop including the resistors R2 and R23 and the capacitor C15. The output of the op-amp-U3-A (pin 1) determines the on-off operation of the optoisolator U2. For example, when the output of the op-amp U3-A is low, current flows through the solid state light source inside the optoisolator U2, causing the solid state light source to illuminate and to send a signal across to a primary side of the optoisolator U2. This on-off signal sends a message to the INV input, which is connected to pin 1 of the controller U1 in the first LED drive circuit 212′ to start or stop sending power to the secondary of the transformer T1. In this manner, the drive current flowing to the first LED load 206 and to the second LED load 208 is controlled.
In some embodiments, the master controller 216′ is configured to determine the setting of the dimmer 204 based on the dimmer sense voltage provided by the dimmer sense circuit 214′. The master controller 216′ then generates a first PWM signal to set the reference voltage in the feedback and control circuit 218′ and a second PWM to control the second LED drive circuit 220′. In the event of very low current flowing through the first LED load 206, the master controller 216′ may detect the situation through a drop in voltage corresponding to the voltage across the first LED load 206 (as generated in the feedback and control circuit 218′), and may then set a new reference voltage that causes the first LED drive circuit 212′ to generate more drive current. In this manner, the first LED load 206 may be prevented from inadvertently turning off. In the event of start-up, the master controller 216′ may detect a low voltage corresponding to the voltage across the first LED load 206 and may set a new reference voltage to generate more power from the first LED drive circuit 212′. After the voltage corresponding to the voltage across the first LED load 206 rises above the reference voltage, the master controller 216′ may sense the dimmer setting and may determine the current of both the first LED load 206 and the second LED load 208 as a continuous loop.
If in operation 902 it is determined that the first LED load is illuminated, then in operation 905, the master controller receives a dimmer sense voltage. The dimmer sense voltage is generated by a dimmer sense circuit in the power supply circuit, and may correspond to the setting of an AC dimmer coupled to the power supply circuit. In operation 908, the master controller determines inputs based on the dimmer sense voltage. For example, the master controller may be configured to select inputs (e.g., duty cycle settings for PWM signals) from predetermined settings in the master controller based on the dimmer sense voltage. In operation 910, the master controller provides the inputs determined in operation 908 to, for example, the feedback and control circuit and/or the second LED drive circuit in the power supply circuit. The inputs may be, for example, first and second PWM signals. Operation 910 may then be followed by a return to operation 900 to restart the flow of operations.
While
The methods and systems described herein are not limited to a particular hardware or software configuration, and may find applicability in many computing or processing environments. The methods and systems may be implemented in hardware or software, or a combination of hardware and software. The methods and systems may be implemented in one or more computer programs, where a computer program may be understood to include one or more processor executable instructions. The computer program(s) may execute on one or more programmable processors, and may be stored on one or more storage medium readable by the processor (including volatile and non-volatile memory and/or storage elements), one or more input devices, and/or one or more output devices. The processor thus may access one or more input devices to obtain input data, and may access one or more output devices to communicate output data. The input and/or output devices may include one or more of the following: Random Access Memory (RAM), Redundant Array of Independent Disks (RAID), floppy drive, CD, DVD, magnetic disk, internal hard drive, external hard drive, memory stick, or other storage device capable of being accessed by a processor as provided herein, where such aforementioned examples are not exhaustive, and are for illustration and not limitation.
The computer program(s) may be implemented using one or more high level procedural or object-oriented programming languages to communicate with a computer system; however, the program(s) may be implemented in assembly or machine language, if desired. The language may be compiled or interpreted.
As provided herein, the processor(s) may thus be embedded in one or more devices that may be operated independently or together in a networked environment, where the network may include, for example, a Local Area Network (LAN), wide area network (WAN), and/or may include an intranet and/or the internet and/or another network. The network(s) may be wired or wireless or a combination thereof and may use one or more communications protocols to facilitate communications between the different processors. The processors may be configured for distributed processing and may utilize, in some embodiments, a client-server model as needed. Accordingly, the methods and systems may utilize multiple processors and/or processor devices, and the processor instructions may be divided amongst such single- or multiple-processor/devices.
The device(s) or computer systems that integrate with the processor(s) may include, for example, a personal computer(s), workstation(s) (e.g., Sun, HP), personal digital assistant(s) (PDA(s)), handheld device(s) such as cellular telephone(s) or smart cellphone(s), laptop(s), handheld computer(s), or another device(s) capable of being integrated with a processor(s) that may operate as provided herein. Accordingly, the devices provided herein are not exhaustive and are provided for illustration and not limitation.
References to “a microprocessor” and “a processor”, or “the microprocessor” and “the processor,” may be understood to include one or more microprocessors that may communicate in a stand-alone and/or a distributed environment(s), and may thus be configured to communicate via wired or wireless communications with other processors, where such one or more processor may be configured to operate on one or more processor-controlled devices that may be similar or different devices. Use of such “microprocessor” or “processor” terminology may thus also be understood to include a central processing unit, an arithmetic logic unit, an application-specific integrated circuit (IC), and/or a task engine, with such examples provided for illustration and not limitation.
Furthermore, references to memory, unless otherwise specified, may include one or more processor-readable and accessible memory elements and/or components that may be internal to the processor-controlled device, external to the processor-controlled device, and/or may be accessed via a wired or wireless network using a variety of communications protocols, and unless otherwise specified, may be arranged to include a combination of external and internal memory devices, where such memory may be contiguous and/or partitioned based on the application. Accordingly, references to a database may be understood to include one or more memory associations, where such references may include commercially available database products (e.g., SQL, Informix, Oracle) and also proprietary databases, and may also include other structures for associating memory such as links, queues, graphs, trees, with such structures provided for illustration and not limitation.
References to a network, unless provided otherwise, may include one or more intranets and/or the internet. References herein to microprocessor instructions or microprocessor-executable instructions, in accordance with the above, may be understood to include programmable hardware.
Unless otherwise stated, use of the word “substantially” may be construed to include a precise relationship, condition, arrangement, orientation, and/or other characteristic, and deviations thereof as understood by one of ordinary skill in the art, to the extent that such deviations do not materially affect the disclosed methods and systems.
Throughout the entirety of the present disclosure, use of the articles “a” and/or “an” and/or the to modify a noun may be understood to be used for convenience and to include one, or more than one, of the modified noun, unless otherwise specifically stated. The terms “comprising”, “including” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements.
Elements, components, modules, and/or parts thereof that are described and/or otherwise portrayed through the figures to communicate with, be associated with, and/or be based on, something else, may be understood to so communicate, be associated with, and or be based on in a direct and/or indirect manner, unless otherwise stipulated herein.
Although the methods and systems have been described relative to a specific embodiment thereof, they are not so limited. Obviously many modifications and variations may become apparent in light of the above teachings. Many additional changes in the details, materials, and arrangement of parts, herein described and illustrated, may be made by those skilled in the art.
The present application claims priority of U.S. Provisional Patent Application No. 61/643,222, filed May 4, 2012 and entitled “DRIVER CIRCUIT FOR SOLID STATE LIGHT SOURCE LAMP”, the entire contents of which are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
61643222 | May 2012 | US |