Claims
- 1. A hybrid frequency synthesizer, comprising:
a reference source configured to generate a reference frequency signal; a direct digital frequency synthesizer (DDFS) configured to generate a DDFS output signal; a mixer coupled to the DDFS and the reference source, and configured to combine the reference frequency signal and the DDFS output signal to generate a mixer output signal; and a phase locked loop frequency synthesizer (PLL) coupled to the mixer, and configured to generate a frequency synthesizer output that is a multiple of the mixer output signal.
- 2. The hybrid frequency synthesizer of claim 1, wherein the DDFS includes a frequency control word input that modulates the DDFS output signal.
- 3. The hybrid frequency synthesizer of claim 1, wherein the reference frequency signal is also a clock input to the DDFS.
- 4. The hybrid frequency synthesizer of claim 1, wherein the reference source is a crystal oscillator.
- 5. The hybrid frequency synthesizer of claim 4 wherein the crystal oscillator is a temperature controlled crystal oscillator.
- 6. The hybrid frequency synthesizer of claim 1, further comprising:
a band pass filter coupled between the mixer and the PLL that reduces phase noise in the mixer output signal.
- 7. The hybrid frequency synthesizer of claim 1, wherein the PLL has a division ratio in the range of about 32 to about 39.
- 8. The hybrid frequency synthesizer of claim 1, wherein the DDFS comprises:
a phase accumulator configured to generate a discrete phase signal; a sine lookup ROM addressed by the discrete phase signal that generates a discrete waveform; a digital to analog converter (DAC) coupled to the sine lookup ROM that converts the discrete waveform into a continuous waveform of substantially equal frequency; and a low pass filter coupled to the DAC that smoothes the continuous waveform.
- 9. The hybrid frequency synthesizer of claim 8, wherein the DDFS further comprises:
a deglitcher coupled between the DAC and the low pass filter that reduces spurious signals generated by the DAC.
- 10. The hybrid frequency synthesizer of claim 1, wherein the PLL comprises:
a feedback loop system including a divider; a phase detector configured to compare the mixer output signal and a feedback signal from the feedback loop system, and to generate an error signal as a function of a phase difference between the mixer output signal and the feedback signal; a charge pump coupled to the phase detector that generates a current pulse having a polarity which is determined by the error signal; a loop filter coupled to the charge pump that converts the current pulse into a DC voltage; and a voltage controlled oscillator coupled to the loop filter and the feedback loop system for generating the frequency synthesizer output as a function of the DC voltage.
- 11. The hybrid frequency synthesizer of claim 1, wherein the DDFS comprises:
a phase accumulator configured to generate a discrete phase signal; a noise shaper that reduces spurious phase modulation in the discrete phase signal, and which generates a discrete noise shaper output; and a phase-to-amplitude translator addressed by the discrete noise shaper output for generating a discrete waveform that comprises the DDFS output signal.
- 12. The hybrid frequency synthesizer of claim 11, wherein the noise shaper is a first order noise shaper.
- 13. The hybrid frequency synthesizer of claim 11, wherein the noise shaper is a second order noise shaper.
- 14. The hybrid frequency synthesizer of claim 11, further comprising:
a half-band filter coupled to the phase-to-amplitude translator that reduces noise in the discrete waveform.
- 15. The hybrid frequency synthesizer of claim 11, wherein the phase-to-amplitude translator generates both a discrete sine waveform and a discrete cosine waveform that collectively comprise the DDFS output signal.
- 16. The hybrid frequency synthesizer of claim 15, further comprising:
a first half-band filter coupled to the phase-to-amplitude translator that reduces noise in the discrete sine waveform; and a second half-band filter coupled to the phase-to-amplitude translator that reduces noise in the discrete cosine waveform.
- 17. The hybrid frequency synthesizer of claim 11, wherein the phase-to-amplitude translator comprises:
a ones complementor coupled to the discrete noise shaper output, and configured to sequentially generate a pass-through output and an inverted output; a read only memory (ROM) coupled to the ones complementor and configured to generate a first quadrant of the discrete waveform when addressed by the pass-through output and a second quadrant of the discrete waveform when addressed by the inverted output; and a means for inverting the first and second quadrants of the discrete waveform to generate a third and fourth quadrant of the discrete waveform.
- 18. The hybrid frequency synthesizer of claim 17, wherein the means for inverting the first and second quadrants of the discrete waveform comprises a most significant bit (MSB) from the discrete noise shaper output appended to the discrete waveform, whereby the MSB acts as a sign bit for the discrete waveform.
- 19. The hybrid frequency synthesizer of claim 17, wherein the ones complementor is controlled by a second most significant bit (MSB-1) from the discrete noise shaper output.
- 20. The hybrid frequency synthesizer of claim 17, wherein the ROM is a 25×16 bit ROM.
- 21. The hybrid frequency synthesizer of claim 15, wherein the phase-to-amplitude translator comprises:
a first ones complementor coupled to the discrete noise shaper output, and configured to sequentially generate a first pass-through output and a first inverted output; a first read only memory (ROM) coupled to the first ones complementor, and configured to generate a first quadrant of the discrete sine waveform when addressed by the first pass-through output and a second quadrant of the discrete sine waveform when addressed by the first inverted output; a means for inverting the first and second quadrants of the discrete sine waveform to generate a third and fourth quadrants of the discrete sine waveform; a second ones complementor coupled to the discrete noise shaper output, configured to sequentially generate a second pass-through output and a second inverted output; a second read only memory (ROM) coupled to the second ones complementor, and configured to generate a first quadrant of the discrete cosine waveform when addressed by the second pass-through output and a second quadrant of the discrete cosine waveform when addressed by the second inverted output; and a means for inverting the first and second quadrants of the discrete cosine waveform to generate a third and fourth quadrant of the discrete cosine waveform;
- 22. The hybrid frequency synthesizer of claim 21, wherein:
the means for inverting the first and second quadrants of the discrete sine waveform comprises a most significant bit (MSB) from the discrete noise shaper output appended to the discrete sine waveform, whereby the MSB acts as a sign bit for the discrete sine waveform; and the means for inverting the first and second quadrants of the discrete cosine waveform comprises the most significant bit (MSB) from the discrete noise shaper output appended to the discrete cosine waveform, whereby the MSB acts as the sign bit for the discrete cosine waveform.
- 23. The hybrid frequency synthesizer of claim 21, wherein the first and second ones complementors are controlled by a second most significant bit (MSB-1) from the discrete noise shaper output.
- 24. The hybrid frequency synthesizer of claim 21, wherein the first and second ROMs are 25×16 bit ROMs.
- 25. The hybrid frequency synthesizer of claim 15, wherein the phase-to-amplitude translator comprises:
a read only memory (ROM) that generates a first quadrant of the discrete sine waveform and a first quadrant of the discrete cosine waveform; a means for reversing the order of the first quadrant of the discrete sine and cosine waveforms, producing a second quadrant of the discrete sine and cosine waveforms; and a means for inverting the first and second quadrants of the discrete sine and cosine waveforms, producing a third and fourth quadrant of the sine and cosine waveforms.
- 26. A hybrid frequency synthesizer, comprising:
a reference source configured to generate a reference frequency signal; a phase accumulator configured to generate a discrete phase signal; a noise shaper that reduces spurious phase modulation in the discrete phase signal, and which generates a discrete noise shaper output; a phase-to-amplitude translator addressed by the discrete noise shaper output that generates a discrete sine waveform and a discrete cosine waveform; a digital image reject mixer coupled to the phase-to-amplitude translator and the reference source, and configured to combine the reference frequency signal and the discrete sine and cosine waveforms to generate a mixer output signal having a most significant bit (MSB); and a phase locked loop frequency synthesizer (PLL) having an input which is coupled to the MSB of the mixer output signal, and which is configured to generate a frequency synthesizer output that is a multiple of the mixer output signal.
- 27. The hybrid frequency synthesizer of claim 26, wherein the phase accumulator includes a frequency control word input that modulates the discrete phase signal.
- 28. The hybrid frequency synthesizer of claim 26, wherein the reference frequency signal is also a clock input to the phase accumulator.
- 29. The hybrid frequency synthesizer of claim 26, wherein the reference source is a crystal oscillator.
- 30. The hybrid frequency synthesizer of claim 29, wherein the reference source is a temperature controlled crystal oscillator.
- 31. The hybrid frequency synthesizer of claim 26, wherein the PLL comprises:
a feedback loop system including a divider; a phase detector configured to compare the mixer output signal and a feedback signal from the feedback loop system, and to generate an error signal as a function of a phase difference between the mixer output signal and the feedback signal; a charge pump coupled to the phase detector that generates a current pulse having a polarity that is determined by the error signal; a loop filter coupled to the charge pump that converts the current pulse into a DC voltage; and a voltage controlled oscillator coupled to the loop filter and the feedback loop system for generating the frequency synthesizer output as a function of the DC voltage.
- 32. The hybrid frequency synthesizer of claim 26, wherein the noise shaper is a first order noise shaper.
- 33. The hybrid frequency synthesizer of claim 26, wherein the noise shaper is a second order noise shaper.
- 34. The hybrid frequency synthesizer of claim 26, further comprising:
a first half-band filter coupled between the phase-to-amplitude translator and the digital image reject mixer for reducing noise in the discrete sine waveform; and a second half-band filter coupled between the phase-to-amplitude translator and the digital image reject mixer for reducing noise in the discrete cosine waveform.
- 35. The hybrid frequency synthesizer of claim 26, wherein the phase-to-amplitude translator comprises a read only memory (ROM).
- 36. The hybrid frequency synthesizer of claim 26, wherein the phase-to-amplitude translator comprises:
a first ones complementor coupled to the discrete noise shaper output that sequentially generates a first pass-through output and a first inverted output; a first ROM coupled to the first ones complementor that generates a first quadrant of the discrete sine waveform when addressed by the first pass-through output and a second quadrant of the discrete sine waveform when addressed by the first inverted output; a means for inverting the first and second quadrants of the discrete sine waveform to generate a third and fourth quadrant of the discrete sine waveform; a second ones complementor coupled to the discrete noise shaper output that sequentially generates a second pass-through output and a second inverted output; a second ROM coupled to the second ones complementor that generates a first quadrant of the discrete cosine waveform when addressed by the second pass-through output and a second quadrant of the discrete cosine waveform when addressed by the second inverted output; and a means for inverting the first and second quadrants of the discrete cosine waveform to generate a third and fourth quadrant of the discrete cosine waveform.
- 37. The hybrid frequency synthesizer of claim 36, wherein
the means for inverting the first and second quadrants of the discrete sine waveform comprises a most significant bit (MSB) from the discrete noise shaper output appended to the discrete sine waveform, whereby the MSB acts as a sign bit for the discrete sine waveform; and the means for inverting the first and second 90° quadrants of the discrete cosine waveform comprises the most significant bit (MSB) from the discrete noise shaper output appended to the discrete cosine waveform, whereby the MSB acts as the sign bit for the discrete cosine waveform.
- 38. The hybrid frequency synthesizer of claim 36, wherein the first and second ones complementors are controlled by a second most significant bit (MSB-1) from the discrete noise shaper output.
- 39. The hybrid frequency synthesizer of claim 36, wherein the first and second ROMs are 25×16 bit ROMs.
- 40. The hybrid frequency synthesizer of claim 26, wherein the phase-to-amplitude translator comprises:
a read only memory (ROM) that generates a first quadrant of the discrete sine waveform and a first quadrant of the discrete cosine waveform; a means for reversing the order of the first quadrant of the discrete sine and cosine waveforms, producing a second quadrant of the discrete sine and cosine waveforms; and a means for inverting the first and second quadrants of the discrete sine and cosine waveforms, producing a third and fourth quadrant of the sine and cosine waveforms.
- 41. The hybrid frequency synthesizer of claim 26, wherein the digital image reject mixer comprises:
a divider coupled to the reference source that generates a 0° phased clock signal and a 90° phased clock signal; a first ones complementor coupled to the discrete sine waveform that generates an inverted discrete sine waveform; a first multiplexer having a first state and a second state controlled by the 0° phased clock signal, which multiplies the 0° phased clock signal with the discrete sine waveform to generate a first multiplexer output when in the first state, and multiplies the 0° phased clock signal with the inverted discrete sine waveform to generate the first multiplexer output when in the second state; a second ones complementor coupled to the discrete cosine waveform that generates an inverted discrete cosine waveform; a second multiplexer having a first state and a second state, which multiplies the 90° phased clock signal with the discrete cosine waveform to generate a second multiplexer output when in the first state, and multiplies the 90° phased clock signal with the inverted discrete cosine waveform to generate the second multiplexer output when in the second state; and an adder that sums the first multiplexer output and the second multiplexer output to generate the mixer output signal.
- 42. A hybrid frequency synthesizer, comprising:
a reference source configured to generate a reference frequency signal; a phase accumulator configured to generate a discrete phase signal; a noise shaper that reduces spurious phase modulation in the discrete phase signal and which generates a discrete noise shaper output; a phase-to-amplitude translator addressed by the discrete noise shaper output that generates a discrete sine waveform and a discrete cosine waveform; a digital image reject mixer coupled to phase-to-amplitude translator and the reference source, and configured to combine the reference frequency signal and the discrete sine and cosine waveforms to generate a mixer output signal; a band pass sigma delta modulator coupled to the image reject mixer that converts the mixer output signal into a modulated one bit signal; and a phase locked loop frequency synthesizer (PLL) having an input coupled to the modulated one bit signal, and configured to generate a frequency synthesizer output that is a multiple of the modulated one bit signal.
- 43. The hybrid frequency synthesizer of claim 42, wherein the phase accumulator includes a frequency control word input that modulates the discrete phase signal.
- 44. The hybrid frequency synthesizer of claim 42, wherein the reference frequency signal is also a clock input to the phase accumulator.
- 45. The hybrid frequency synthesizer of claim 42, wherein the reference source is a crystal oscillator.
- 46. The hybrid frequency synthesizer of claim 45, wherein the reference source is a temperature controlled crystal oscillator.
- 47. The hybrid frequency synthesizer of claim 42, wherein the PLL comprises:
a feedback loop system including a divider; a phase detector configured to compare the mixer output signal and a feedback signal from the feedback loop system, and to generate an error signal as a function of a phase difference between the mixer output signal and the feedback signal; a charge pump coupled to the phase detector that generates a current pulse having a polarity that is determined by the error signal; a loop filter coupled to the charge pump that converts the current pulse into a DC voltage; and a voltage controlled oscillator coupled to the loop filter and the feedback loop system for generating the frequency synthesizer output as a function of the DC voltage.
- 48. The hybrid frequency synthesizer of claim 42, wherein the noise shaper is a first order noise shaper.
- 49. The hybrid frequency synthesizer of claim 42, wherein the noise shaper is a second order noise shaper.
- 50. The hybrid frequency synthesizer of claim 42, further comprising:
a first half-band filter coupled between the phase-to-amplitude translator and the digital image reject mixer, and configured to reduce noise in the discrete sine waveform; and a second half-band filter coupled between the phase-to-amplitude translator and the digital image reject mixer, and configured to reduce noise in the discrete cosine waveform.
- 51. The hybrid frequency synthesizer of claim 42, wherein the phase-to-amplitude translator comprises a read only memory (ROM).
- 52. The hybrid frequency synthesizer of claim 42, wherein the phase-to-amplitude translator comprises:
a first ones complementor coupled to the discrete noise shaper output, and configured to sequentially generate a first pass-through output and a first inverted output; a first ROM coupled to the first ones complementor, and configured to generate a first quadrant of the discrete sine waveform when addressed by the first pass-through output and a second quadrant of the discrete sine waveform when addressed by the first inverted output; a means for inverting the first and second quadrants of the discrete sine waveform to generate a third and fourth quadrant of the discrete sine waveform; a second ones complementor coupled to the discrete noise shaper output, and configured to sequentially generate a second pass-through output and a second inverted output; a second ROM coupled to the second ones complementor, and configured to generate a first quadrant of the discrete cosine waveform when addressed by the second pass-through output and a second quadrant of the discrete cosine waveform when addressed by the second inverted output; and a means for inverting the first and second quadrants of the discrete cosine waveform to generate a third and fourth quadrant of the discrete cosine waveform.
- 53. The hybrid frequency synthesizer of claim 52, wherein
the means for inverting the first and second quadrants of the discrete sine waveform comprises a most significant bit (MSB) from the discrete noise shaper output appended to the discrete sine waveform, whereby the MSB acts as a sign bit for the discrete sine waveform; and the means for inverting the first and second quadrants of the discrete cosine waveform comprises the most significant bit (MSB) from the discrete noise shaper output appended to the discrete cosine waveform, whereby the MSB acts as the sign bit for the discrete cosine waveform.
- 54. The hybrid frequency synthesizer of claim 52, wherein the first and second ones complementors are controlled by a second most significant bit (MSB-1) from the discrete noise shaper output.
- 55. The hybrid frequency synthesizer of claim 52, wherein the first and second ROMs are 25×16 bit ROMs.
- 56. The hybrid frequency synthesizer of claim 42, wherein the phase-to-amplitude translator comprises:
a read only memory (ROM) that generates a first quadrant of the discrete sine waveform and a first quadrant of the discrete cosine waveform; a means for reversing the order of the first quadrant of the discrete sine and cosine waveforms, producing a second quadrant of the discrete sine and cosine waveforms; and a means for inverting the first and second quadrants of the discrete sine and cosine waveforms, producing a third and fourth quadrant of the sine and cosine waveforms.
- 57. The hybrid frequency synthesizer of claim 42, wherein the digital image reject mixer comprises:
a divider coupled to the reference source that generates a 0° phased clock signal and a 90° phased clock signal; a first ones complementor coupled to the discrete sine waveform that generates an inverted discrete sine waveform; a first multiplexer having a first state and a second state controlled by the 0° phased clock signal, which multiplies the 0° phased clock signal with the discrete sine waveform to generate a first multiplexer output when in the first state, and multiplies the 0° phased clock signal with the inverted discrete sine waveform to generate the first multiplexer output when in the second state; a second ones complementor coupled to the discrete cosine waveform that generates an inverted discrete cosine waveform; a second multiplexer having a first state and a second state, which multiplies the 90° phased clock signal with the discrete cosine waveform to generate a second multiplexer output when in the first state, and multiplies the 90° phased clock signal with the inverted discrete cosine waveform to generate the second multiplexer output when in the second state; and an adder that sums the first multiplexer output and the second multiplexer output to generate the mixer output signal.
- 58. The hybrid frequency synthesizer of claim 42, further comprising:
an analog filter coupled between the band pass sigma delta modulator and the PLL that removes spurious signals from the modulated one bit signal.
- 59. A direct digital frequency synthesizer, comprising:
a phase accumulator configured to generate a discrete phase signal; a noise shaper that reduces spurious phase modulation in the discrete phase signal, and which generates a discrete noise shaper output; a phase-to-amplitude translator addressed by the discrete noise shaper output that generates a discrete waveform; and a digital to analog converter (DAC) coupled to the phase-to-amplitude translator that converts the discrete waveform to a continuous waveform.
- 60. The direct digital frequency synthesizer of claim 59, wherein the phase accumulator includes a frequency control word input that modulates the discrete phase signal.
- 61. The direct digital frequency synthesizer of claim 59, further comprising:
a reference source coupled to a clock input of the phase accumulator.
- 62. The direct digital frequency synthesizer of claim 61, wherein the reference source is a crystal oscillator.
- 63. The direct digital frequency synthesizer of claim 62, wherein the reference source is a temperature controlled crystal oscillator.
- 64. The direct digital frequency synthesizer of claim 59, wherein the noise shaper is a first order noise shaper.
- 65. The direct digital frequency synthesizer of claim 59 wherein the noise shaper is a second order noise shaper.
- 66. The direct digital frequency synthesizer of claim 59, further comprising:
a half-band filter coupled between the phase-to-amplitude translator and the DAC that reduces noise in the discrete waveform.
- 67. The direct digital frequency synthesizer of claim 59, wherein the phase-to-amplitude translator comprises a read only memory (ROM).
- 68. The direct digital frequency synthesizer of claim 59, wherein the phase-to-amplitude translator comprises:
a ones complementor coupled to the discrete noise shaper output, and configured to sequentially generate a pass-through output and an inverted output; a ROM coupled to the ones complementor, and configured to generate a first quadrant of the discrete waveform when addressed by the pass-through output and a second quadrant of the discrete waveform when addressed by the inverted output; and a means for inverting the first and second quadrants of the discrete waveform to generate a third and fourth quadrant of the discrete waveform.
- 69. The direct digital frequency synthesizer of claim 68, wherein the means for inverting the first and second quadrants of the discrete waveform comprises a most significant bit (MSB) from the discrete noise shaper output appended to the discrete waveform, whereby the MSB acts as a sign bit for the discrete waveform.
- 70. The direct digital frequency synthesizer of claim 68, wherein the ones complementor is controlled by a second most significant bit (MSB-1) from the discrete noise shaper output.
- 71. The direct digital frequency synthesizer of claim 68, wherein the ROM is a 25×16 bit ROM.
- 72. The direct digital frequency synthesizer of claim 59, further comprising:
a low pass filter coupled to the DAC that smoothes the continuous waveform.
Parent Case Info
[0001] This application claims priority from and is related to the following prior application: A Direct Digital Frequency Synthesizer And A Hybrid Frequency Synthesizer Combining A Direct Digital Frequency Synthesizer And A Phase Locked Loop, U.S. Provisional Patent Application No. 60/212,399, filed Jun. 21, 2000. This prior application, including the entire written description and drawing figures, is hereby incorporated into the present application by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60212399 |
Jun 2000 |
US |