1. Field
The disclosure relates to techniques for designing circuitry for radio applications.
2. Background
Modern radios typically employ one or more antennas coupled to and from radio transceiver circuitry (e.g., a power amplifier on the transmit side, or a low-noise amplifier on the receive side) to process radio-frequency signals. Certain RF circuitry may be coupled to the antenna to perform various functions, e.g., switching, impedance matching, filtering, coupling, etc., for both transmit and receive sides. Prior art techniques for implementing such RF circuitry include providing, e.g., an analog switch network, a directional coupler, one or more filters, and matching components, which may be cascaded in series.
A series cascade architecture advantageously affords multiple degrees of freedom in designing the aforementioned RF circuitry, as well as relative isolation between the circuit functions. However, such an architecture may undesirably increase the insertion loss of the RF circuitry. Such insertion loss may be a key contributor to the overall transmitter efficiency and receiver noise figure of the radio.
Accordingly, it would be desirable to provide efficient and low-cost techniques for designing RF front end circuitry to reduce their insertion loss, while preserving or even enhancing their performance specifications.
Various aspects of the disclosure are described more fully hereinafter with reference to the accompanying drawings. This disclosure may, however, be embodied in many different forms and should not be construed as limited to any specific structure or function presented throughout this disclosure. Rather, these aspects are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the disclosure to those skilled in the art. Based on the teachings herein one skilled in the art should appreciate that the scope of the disclosure is intended to cover any aspect of the disclosure disclosed herein, whether implemented independently of or combined with any other aspect of the disclosure. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein. In addition, the scope of the disclosure is intended to cover such an apparatus or method which is practiced using other structure, functionality, or structure and functionality in addition to or other than the various aspects of the disclosure set forth herein. It should be understood that any aspect of the disclosure disclosed herein may be embodied by one or more elements of a claim.
The detailed description set forth below in connection with the appended drawings is intended as a description of exemplary aspects of the invention and is not intended to represent the only exemplary aspects in which the invention can be practiced. The term “exemplary” used throughout this description means “serving as an example, instance, or illustration,” and should not necessarily be construed as preferred or advantageous over other exemplary aspects. The detailed description includes specific details for the purpose of providing a thorough understanding of the exemplary aspects of the invention. It will be apparent to those skilled in the art that the exemplary aspects of the invention may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form in order to avoid obscuring the novelty of the exemplary aspects presented herein. In this specification and in the claims, the terms “module” and “block” may be used interchangeably to denote an entity configured to perform the operations described.
In the design shown in
A transmitter or a receiver may be implemented with a super-heterodyne architecture or a direct-conversion architecture. In the super-heterodyne architecture, a signal is frequency-converted between radio frequency (RF) and baseband in multiple stages, e.g., from RF to an intermediate frequency (IF) in one stage, and then from IF to baseband in another stage for a receiver. In the direct-conversion architecture, a signal is frequency converted between RF and baseband in one stage. The super-heterodyne and direct-conversion architectures may use different circuit blocks and/or have different requirements. In the design shown in
In the transmit path, data processor 110 processes data to be transmitted and provides I and Q analog output signals to transmitter 130. In the exemplary embodiment shown, the data processor 110 includes digital-to-analog-converters (DAC's) 114a and 114b for converting digital signals generated by the data processor 110 into the I and Q analog output signals, e.g., I and Q output currents, for further processing.
Within transmitter 130, lowpass filters 132a and 132b filter the I and Q analog output signals, respectively, to remove undesired images caused by the prior digital-to-analog conversion. Amplifiers (Amp) 134a and 134b amplify the signals from lowpass filters 132a and 132b, respectively, and provide I and Q baseband signals. An upconverter 140 upconverts the I and Q baseband signals with I and Q transmit (TX) local oscillator (LO) signals from a TX LO signal generator 190 and provides an upconverted signal. A filter 142 filters the upconverted signal to remove undesired images caused by the frequency upconversion as well as noise in a receive frequency band. A power amplifier (PA) 144 amplifies the signal from filter 142 to obtain the desired output power level and provides a transmit RF signal. The transmit RF signal is routed through a duplexer or switch 146 and transmitted via an antenna 148.
In the receive path, antenna 148 receives signals transmitted by base stations and provides a received RF signal, which is routed through duplexer or switch 146 and provided to a low noise amplifier (LNA) 152. The duplexer 146 is designed to operate with a specific RX-to-TX duplexer frequency separation, such that RX signals are isolated from TX signals. The received RF signal is amplified by LNA 152 and filtered by a filter 154 to obtain a desired RF input signal. Downconversion mixers 161a and 161b mix the output of filter 154 with I and Q receive (RX) LO signals (i.e., LO_I and LO_Q) from an RX LO signal generator 180 to generate I and Q baseband signals. The I and Q baseband signals are amplified by amplifiers 162a and 162b and further filtered by lowpass filters 164a and 164b to obtain I and Q analog input signals, which are provided to data processor 110. In the exemplary embodiment shown, the data processor 110 includes analog-to-digital-converters (ADC's) 116a and 116b for converting the analog input signals into digital signals to be further processed by the data processor 110.
In
In certain implementations (not shown in
In
In block 205, coupler 210 includes mutually coupled inductors L1 and L2. In certain implementations, inductors L1, L2 may correspond to, e.g., the primary and secondary windings of a transformer. Capacitances C1 and C2 further couple the respective terminals of L1 and L2 to each other. C1 is further coupled by a resistance R1 to ground, and C2 is further coupled by a resistance R2 to ground. Note in certain implementations, R1 and R2 may correspond to, e.g., the input impedances of further circuitry (not shown) connected to Ports A′ and B′, respectively, of coupler 210.
Note a main signal path may be defined herein as being between Ports A and B (also labeled terminals 210a and 210b, respectively) via inductor L1, while the auxiliary signal path may be defined as being between Ports A′ and B′ via inductor L2. It will be appreciated that the coupler 210 may mutually couple signals in the main signal path to the auxiliary signal path.
In
During operation of the radio, L-C filter 220 performs a band-pass filtering function, e.g., to filter out jammer signals that are received via antenna 148 (e.g., jammer signals corresponding to transmissions from a wireless local area network, or Wi-Fi). It will be appreciated that directional couplers such as coupler 210 are known in the art, and are typically used to detect and distinguish between incident and reflected waveforms traveling between circuit components (e.g., between an antenna and a power amplifier or a receiver) of the main signal path.
During operation, the coupler 210 may mutually couple a directional component of a signal in the main signal path to the auxiliary signal path for further processing. For example, the coupler 210 may be designed to couple a signal in the main signal path having a first directionality, e.g., from Port B to Port A, to Port B′, which may in turn be coupled to a load 299b having port impedance represented by resistor R2. The coupler 210 may further be designed to couple a signal having a reverse directionality, e.g., from Port A to Port B, to Port A′, which may in turn be coupled to a load 299a having port impedance represented by resistor R1. RF processing applications utilizing directional coupler circuitry are known in the art. For example, the coupler may be utilized to perform automatic gain control (AGC) in a closed-loop manner for TX circuitry, etc., according to principles known in the art.
Note in certain implementations of a radio transceiver, further blocks not shown may be provided in conjunction with the circuitry in
In the art of radio transceiver design, the loss of the main signal path (in both the TX and RX directions) is a key contributor to the overall transmitter efficiency and receiver noise figure. Accordingly, it is desired to minimize the insertion loss of elements in the RF signal path, e.g., such as may be attributed to circuitry 205. It would be desirable to provide techniques for designing front end components of the RF signal path to minimize insertion loss and maximize transceiver efficiency.
Per techniques of the present disclosure, the circuit elements forming the coupler, the filter, and/or the matching network may be provided in an integrated structure to minimize the losses in the RF signal path. In particular, certain individual components that are common to multiple blocks of the RF circuitry may be adapted to simultaneously serve multiple functions. For example, the same inductor used in the main signal path of the coupler may be re-used as a filter component, and/or re-used in a matching network, etc. Re-using components in this manner may advantageously lead to lower insertion losses than would otherwise be achieved using a conventional cascading of these components.
In
Circuitry 305 includes an integrated block 310.1 coupled to various circuit elements. Integrated block 310.1 includes first and second mutually coupled inductors L1 and L2, respectively, which may implement, e.g., the primary and secondary windings of a transformer. Note the first inductor L1, including terminals 310a, 310b (also denoted herein as “end terminals”), is defined as being part of the main signal path, i.e., between Ports A and B. The second inductor L2, including terminals 311a, 311b, is mutually (magnetically) coupled to the first inductor L1. The second inductor L2 is part of the auxiliary signal path, and is not directly conductively coupled to the main signal path.
Further coupled in parallel with the terminals 310a, 310b of the first inductor L1 is a parallel capacitance Ca. In an exemplary embodiment, the values of Ca, L1, and L2 may be chosen such that block 310.1 provides integrated directional coupling and filtering capability. In particular, it will be appreciated that the parallel combination of L1 and Ca shown in block 310.1 will generally give rise to a notch transfer characteristic between Ports A and B. Furthermore, due to the mutual coupling between L1 and L2 described hereinabove, directional coupling will also be provided by block 310.1.
Note capacitances C1 and C2 couple the main and auxiliary signal paths to each other, and port resistances R1 and R2 further couple terminals 311a, 311b to ground, respectively. It will be appreciated that R1 and R2 may model the equivalent resistances of circuit blocks (not shown) coupled to terminals 311a, 311b, respectively. Accordingly, R1, R2 need not be explicitly provided resistor elements.
Note capacitances Cp1, Cp2, Cp3, and Cp4 (also denoted herein as “even-mode” capacitors) are further shown coupling Ports A, B, A′, and B′, respectively, to ground. In an exemplary embodiment, either Cp1 or Cp2 may be contributed by, e.g., parasitic capacitance associated with various circuitry, or one or more switch modules, not shown in
By selecting appropriate values for L1 and Ca, and further accounting for the effects of, e.g., C1, C2, L2, Cp1, Cp2, etc., on the center frequency and other filter design parameters, a notch filter having the desired frequency response and characteristic impedance matching may be designed into (or integrated with) the main signal path, utilizing the inductor L1 that is simultaneously used for the coupler. Comparing the elements present in circuitry 305 with those present in the prior art circuitry 205 of
It will further be appreciated that the structure of the filter built into the main signal path can generally utilize any filter techniques in which a series inductor is provided. For example, alternative filter structures need not include a parallel capacitor Ca coupled in parallel with the terminals 310a, 310b as shown in
In
In
In
Note while even and odd mode capacitors are not explicitly shown in
In an exemplary embodiment, the values of L1.1, L1.2, L2.1, L2.2, along with the coupling factor (also denoted herein by a coupling coefficient “k”) between the inductor windings, e.g., between L1.1 and L2.1, and between L1.2 and L2.2, may be appropriately chosen to account for the absence of such additional series inductances. In this manner, the impedance matching functionality that would otherwise be afforded by the series matching networks 520, 522 of the prior art circuitry 505 of
In an exemplary embodiment, the values of C4 and C4′ in
In another aspect of the present disclosure, techniques are provided for tuning the directivity of a directional coupler with improved linearity. Directivity is a figure of merit for a directional coupler and measures how well the forward and reflected waves are kept separated from each other. In particular, achieving good directivity is often a challenging design task, and relies on very precise balancing between the inductive and capacitive components of the coupler to balance the even and odd mode velocities.
As further illustrated in
In an exemplary embodiment, the resistances of Rtune and Rtune′ are made configurable to allow fine tuning of the directivity of the coupler 610. It will be appreciated that as the tuning resistors Rtune and Rtune′ are directly coupled to the auxiliary signal path, as opposed to the main signal path, they are expected to have less impact on the linearity of the main signal path. This is because the signal level incident on Rtune, Rtune′ is expected to be reduced in amplitude by a mutual coupling factor (e.g., −25 dB), and thus be significantly attenuated relative to signals in the main signal path, thus leading to improved linearity.
In certain alternative exemplary embodiments, additional tuning capacitors (not shown in
It will be appreciated that while Rtune, Rtune′ for tuning the coupler directivity are shown in
It will be appreciated that the odd-mode and even-mode capacitors associated with the coupler circuitry are not necessarily explicitly shown in the exemplary embodiments of
In an exemplary embodiment, adjusting Rtune1 and Rtune2 to be higher may advantageously compensate for C1 and C2 (e.g., the odd-mode capacitors) being too low in value. For example, if C1 and C2 are sub-optimally low by 20%, then proportionally increasing Rtune1 and Rtune2 by 20% may restore the desired directivity to the coupler. In a similar manner, adjusting Rtune1 and Rtune2 to be lower may advantageously compensate for C1 and C2 being too high in value. Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
It will be appreciated that coupler circuitry 310 may generally adopt any of the integrated coupling and filtering techniques earlier described hereinabove, e.g., with reference to
In
At block 920, a capacitance is coupled in parallel with terminals of the first inductance.
In
In an exemplary embodiment, circuitry 1005.1 and/or circuitry 1005.2 may be implemented using the same techniques described hereinabove with reference to, e.g., circuitry 305 of
Further shown in
In
In particular, switching block 1010 further selectively couples the primary signal path 1051 to, e.g., one of a plurality of instances of signal processing circuitry TX/RX 1, TX/RX 2, etc., up to TX/RX N. In an exemplary embodiment, each of the instances of TX/RX circuitry may be associated with, e.g., a particular frequency band, such that the switching block 1010 allows signal processing circuitry for N bands to share the primary signal path 1051 using, e.g., time-division multiplexing. While the switching block 1010 associated with the primary signal path 1051 is illustratively shown, it will be appreciated that alternative exemplary embodiments may readily incorporate further switching blocks (not shown) coupled to alternative path 1052 and secondary path 1053. Such alternative exemplary embodiments are contemplated to be within the scope of the present disclosure.
Note in certain exemplary embodiments, switches S7-S9 may be configured to selectively ground certain portions of the circuitry, e.g., those portions not in active use during an operational mode.
While
In this specification and in the claims, it will be understood that when an element is referred to as being “connected to” or “coupled to” another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected to” or “directly coupled to” another element, there are no intervening elements present. Furthermore, when an element is referred to as being “electrically” or “conductively coupled” to another element, it denotes that a path of low resistance is present between such elements, while when an element is referred to as being simply “coupled” to another element, there may or may not be a path of low resistance between such elements. When an element is referred to as being “mutually coupled” to another element, it denotes that such elements may be magnetically coupled to each other.
Those of skill in the art would understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
Those of skill in the art would further appreciate that the various illustrative logical blocks, modules, circuits, and algorithm steps described in connection with the exemplary aspects disclosed herein may be implemented as electronic hardware, computer software, or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the exemplary aspects of the invention.
The various illustrative logical blocks, modules, and circuits described in connection with the exemplary aspects disclosed herein may be implemented or performed with a general purpose processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
The steps of a method or algorithm described in connection with the exemplary aspects disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a user terminal. In the alternative, the processor and the storage medium may reside as discrete components in a user terminal.
In one or more exemplary aspects, the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A storage media may be any available media that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer. Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-Ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
The previous description of the disclosed exemplary aspects is provided to enable any person skilled in the art to make or use the invention. Various modifications to these exemplary aspects will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other exemplary aspects without departing from the spirit or scope of the invention. Thus, the present disclosure is not intended to be limited to the exemplary aspects shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.