Disk drive compensating for cycle slip of disk locked clock when reading mini-wedge

Information

  • Patent Grant
  • 9025269
  • Patent Number
    9,025,269
  • Date Filed
    Friday, January 10, 2014
    10 years ago
  • Date Issued
    Tuesday, May 5, 2015
    9 years ago
Abstract
A disk drive is disclosed comprising a head actuated over a disk comprising a plurality of servo tracks defined by full sectors and intervening short servo sectors, where each full servo sector comprises a preamble, a sync mark, and servo bursts, and each short servo sector comprises a reference pattern and servo bursts. A first phase error is generated based on the sync mark in a first full servo sector, and a disk locked clock is adjusted in response to the first phase error. A second phase error is generated based on the reference pattern in a first short servo sector, and the second phase error is processed to determine whether the disk locked clock slipped a cycle before the head reaching the first short servo sector.
Description
BACKGROUND

Disk drives comprise a disk and a head connected to a distal end of an actuator arm which is rotated about a pivot by a voice coil motor (VCM) to position the head radially over the disk. The disk comprises a plurality of radially spaced, concentric tracks for recording user data sectors and servo sectors. The servo sectors comprise head positioning information (e.g., a track address) which is read by the head and processed by a servo control system to control the actuator arm as it seeks from track to track.



FIG. 1 shows a prior art disk format 2 as comprising a number of servo tracks 4 defined by servo sectors 60-6N recorded around the circumference of each servo track. Each servo sector 6i comprises a preamble 8 for storing a periodic pattern, which allows proper gain adjustment and timing synchronization of the read signal, and a sync mark 10 for storing a special pattern used to symbol synchronize to a servo data field 12. The servo data field 12 stores coarse head positioning information, such as a servo track address, used to position the head over a target data track during a seek operation. Each servo sector 6i further comprises groups of servo bursts 14 (e.g., N and Q servo bursts), which are recorded with a predetermined phase relative to one another and relative to the servo track centerlines. The phase based servo bursts 14 provide fine head position information used for centerline tracking while accessing a data track during write/read operations. A position error signal (PES) is generated by reading the servo bursts 14, wherein the PES represents a measured position of the head relative to a centerline of a target servo track. A servo controller processes the PES to generate a control signal applied to a head actuator (e.g., a voice coil motor) in order to actuate the head radially over the disk in a direction that reduces the PES.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows a prior art disk format comprising a plurality of servo tracks defined by servo sectors.



FIG. 2A shows a disk drive according to an embodiment comprising a head actuated over a disk comprising full servo sectors and short servo sectors.



FIG. 2B shows an embodiment wherein each full servo sector comprises a sync mark whereas each short servo sector does not comprise a sync mark.



FIG. 2C shows a flow diagram according to an embodiment wherein a disk locked clock is adjusted based on a first phase error generated by reading the sync marks in the full servo sectors and based on a second phase error generated by reading a reference pattern in the short servo sectors.



FIG. 2D shows a timing recovery system according to an embodiment for generating the disk locked clock based on the first phase error generated by reading the sync marks in the full servo sectors.



FIGS. 3A and 3B illustrate an embodiment wherein the second phase error is processed to determine whether the disk locked clock slipped a cycle before the head reaching a short servo sector.



FIG. 4 illustrates an embodiment wherein the second phase error generated by reading the reference pattern in a short servo sector is adjusted by −360 or +360 degrees depending on the polarity of the second phase error.



FIG. 5 shows a timing recovery system according to an embodiment wherein when the adjusted second phase error indicates the disk locked clock slipped a cycle, the adjusted second phase error is used to adjust the disk locked clock.





DETAILED DESCRIPTION


FIG. 2A shows a disk drive according to an embodiment comprising a head 16 actuated over a disk 18 comprising a plurality of servo tracks 20 defined by full sectors 220-22N and intervening short servo sectors (e.g., short servo sector 24), where FIG. 2B shows each full servo sector 22 comprises a sync mark 26, a preamble 28, and servo bursts 30, and each short servo sector 24 comprises a reference pattern 32 and servo bursts 34. The disk drive further comprises control circuitry 36 operable to execute the flow diagram of FIG. 2C, wherein a first phase error is generated based on the sync mark in a first full servo sector (block 38), and a disk locked clock is adjusted in response to the first phase error (block 40). A second phase error is generated based on the reference pattern in a first short servo sector (block 42), and the second phase error is processed to determine whether the disk locked clock slipped a cycle before the head reaching the first short servo sector (block 44).



FIG. 2D shows a timing recovery system according to an embodiment comprising a timing plant 48 for generating a disk locked clock 46. In the embodiment of FIG. 2D, the plant 48 comprises a frequency generator 48A for generating the disk locked clock 46 at a frequency based on an input control signal 50. The timing plant 48 further comprises a block 48B for measuring a phase 52 of the disk locked clock 46 relative to a rotation speed of the disk 18. The measured phase 52 is subtracted from a target phase 54 to generate a phase error 56. A suitable compensator 58 filters the phase error 56 to generate the control signal 50 applied to the frequency generator 48A, thereby adjusting the disk locked clock 46 so as to be synchronized with the rotation speed of the disk 18.


The phase 52 of the disk locked clock 46 relative to the rotation speed of the disk may be measured in any suitable manner. In one embodiment, the disk locked clock 46 is used to clock a counter which counts an integer number of clock cycles between the sync marks 26 in each of the full servo sectors 22. In addition, the preamble 28 of a full servo sector 22 may be sampled using the disk locked clock 46 in order to measure a fractional phase of the disk locked clock 46 by, for example, computing a Discrete Fourier Transform (DFT). If the disk locked clock 46 is exactly synchronized to the rotation speed of the disk 18, the integer number of clock cycles between the sync marks 26 of consecutive full servo sectors will match a target integer, and the fractional phase when sampling the preamble 28 will match a target fraction (e.g., zero). However, imperfections in the spindle motor that rotates the disk 18 as well as other factors, such as eccentricity of the servo tracks 20, will cause the rotation speed of the disk 18 relative to the head 16 to vary as the disk 18 rotates, thereby inducing a phase error 56 in the timing recovery system of FIG. 2D.


In one embodiment, the sampling frequency of the phase error 56 in the timing recovery system affects the ability to accurately synchronize the disk locked clock 46 to within an acceptable error. Accordingly, in order to improve the performance of the timing recovery system and/or in order to abort a write operation due to a substantial disturbance to the disk drive (e.g., a physical shock), the phase error of the disk locked clock 46 may be updated when reading one of the short servo sectors 24 shown in FIG. 2B. In one embodiment, the short servo sector 24 is recorded without a sync mark so as to improve the format efficiency, and therefore only a fractional phase of the disk locked clock 46 may be measured by reading the reference pattern 32. However, if the disk locked clock 46 slips a full cycle before the head 16 reaches the short servo sector 24, the fractional phase may be measured incorrectly.



FIG. 3A shows an example where the target fractional phase is zero and the actual fractional phase error 60 at the short servo sector exceeds +180 degrees due to the disk locked clock 46 having a positive cycle slip, thereby causing the measured phase error to become negative (e.g., −170 degrees instead of +190 degrees). FIG. 3B illustrates the opposite example where the actual fractional phase error 62 at the short servo sector exceeds −180 due to the disk locked clock 46 having a negative cycle slip, thereby causing the measured phase error to become positive (e.g., +170 degrees instead of −190 degrees). Accordingly, in one embodiment the phase error measured at a short servo sector is processed to determine whether the disk locked clock 46 slipped a cycle before the head 16 reached the short servo sector.



FIG. 4 shows an example embodiment for processing the phase error 56 measured at a short servo sector. In this embodiment, the timing recovery system comprises a suitable phase error estimator 64 which processes the previously generated phase error 56 and the control signal 50 in order to estimate the phase error when the head 16 reaches a short servo sector. If the phase error measured at the short servo sector (by reading the reference pattern 32) is less than a negative threshold at comparator 66, it means there is a chance of a positive cycle slip by the disk locked clock 46 as illustrated in FIG. 3A. Accordingly, the measured phase error 56 is adjusted by adding 360 degrees to convert the negative phase error into an equivalent positive phase error as shown in FIG. 3A. Conversely, if the phase error measured at the short servo sector (by reading the reference pattern 32) is greater than a positive threshold at comparator 68, it means there is a chance of a negative cycle slip by the disk locked clock 46 as illustrated in FIG. 3B. Accordingly, the measured phase error 56 is adjusted by subtracting 360 degrees to convert the positive phase error into an equivalent negative phase error as shown in FIG. 3B. The adjusted phase error 70 is compared to the estimated phase error 72 (by computing a subtraction 74 and absolute value 76), and when the comparison is less than a threshold at comparator 78, a cycle slip of the disk locked clock 46 is detected. That is, when the adjusted phase error is close to the estimate phase error within a predetermined margin, it is assumed the disk locked clock 46 slipped a cycle.


Any suitable action may be taken when a cycle slip of the disk locked clock 46 is detected at a short servo sector, such as aborting a write operation. That is, a cycle slip may be caused by a substantial disturbance such as a physical shock to the disk drive during a write operation. A physical shock that induces a cycle slip of the disk locked clock 46 may also cause the head 16 to deviate away from the center of the target track causing an off-track write condition. Accordingly, when a cycle slip is detected during a write operation while the head is between full servo sectors, a write operation may be aborted sooner so as to avoid corrupting data recorded in adjacent tracks (as compared to delaying the write abort until the next full servo sector is reached).


In another embodiment illustrated in FIG. 5, when a cycle slip of the disk locked clock is detected at a short servo sector, the adjusted phase error 70 may be selected (by configuring multiplexer 80) as the phase error input into the compensator 58. Adjusting the disk locked clock 46 based on the adjusted phase error 70 rather than the measured phase error 56 avoids the transient that would otherwise be introduced into the timing recovery system, while still improving the timing recovery performance by providing at least one extra phase error sampling between full servo sectors.


Although the embodiment of FIG. 2A shows a single short servo sector between consecutive full servo sectors, other embodiments may employ two or more short servo sectors, wherein a phase error for the disk locked clock may be measured at each short servo sector. In addition, any suitable format may be employed for the full servo sectors as well as the short servo sectors as compared to the embodiment shown in FIG. 2B. For example, one or more of the short servo sectors 24 may comprise additional fields that may precede or follow the servo bursts 34. For example, a field following the servo bursts 34 may comprise additional servo information, such as a partial track ID and/or compensation values that compensate for a repeatable runout (RRO) of the disk 18.


Any suitable control circuitry may be employed to implement the flow diagrams in the above embodiments, such as any suitable integrated circuit or circuits. For example, the control circuitry may be implemented within a read channel integrated circuit, or in a component separate from the read channel, such as a disk controller, or certain operations described above may be performed by a read channel and others by a disk controller. In one embodiment, the read channel and disk controller are implemented as separate integrated circuits, and in an alternative embodiment they are fabricated into a single integrated circuit or system on a chip (SOC). In addition, the control circuitry may include a suitable preamp circuit implemented as a separate integrated circuit, integrated into the read channel or disk controller circuit, or integrated into a SOC.


In one embodiment, the control circuitry comprises a microprocessor executing instructions, the instructions being operable to cause the microprocessor to perform the flow diagrams described herein. The instructions may be stored in any computer-readable medium. In one embodiment, they may be stored on a non-volatile semiconductor memory external to the microprocessor, or integrated with the microprocessor in a SOC. In another embodiment, the instructions are stored on the disk and read into a volatile semiconductor memory when the disk drive is powered on. In yet another embodiment, the control circuitry comprises suitable logic circuitry, such as state machine circuitry.


The various features and processes described above may be used independently of one another, or may be combined in various ways. All possible combinations and subcombinations are intended to fall within the scope of this disclosure. In addition, certain method, event or process blocks may be omitted in some implementations. The methods and processes described herein are also not limited to any particular sequence, and the blocks or states relating thereto can be performed in other sequences that are appropriate. For example, described tasks or events may be performed in an order other than that specifically disclosed, or multiple may be combined in a single block or state. The example tasks or events may be performed in serial, in parallel, or in some other manner. Tasks or events may be added to or removed from the disclosed example embodiments. The example systems and components described herein may be configured differently than described. For example, elements may be added to, removed from, or rearranged compared to the disclosed example embodiments.


While certain example embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions disclosed herein. Thus, nothing in the foregoing description is intended to imply that any particular feature, characteristic, step, module, or block is necessary or indispensable. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the embodiments disclosed herein.

Claims
  • 1. A disk drive comprising: a disk comprising a plurality of servo tracks defined by full sectors and intervening short servo sectors, where each full servo sector comprises a preamble, a sync mark, and servo bursts, and each short servo sector comprises a reference pattern and servo bursts;a head; andcontrol circuitry configured to: generate a first phase error based on the sync mark in a first full servo sector;adjust a disk locked clock in response to the first phase error;generate a second phase error based on the reference pattern in a first short servo sector; andprocess the second phase error to determine whether the disk locked clock slipped a cycle before the head reaching the first short servo sector.
  • 2. The disk drive as recited in claim 1, wherein the control circuitry is further configured to adjust the second phase error to generate an adjusted phase error.
  • 3. The disk drive as recited in claim 2, wherein the control circuitry is further configured to synchronize the disk locked clock in response to the adjusted phase error.
  • 4. The disk drive as recited in claim 2, wherein the control circuitry is further configured to abort a write operation in response to the adjusted phase error.
  • 5. The disk drive as recited in claim 2, wherein the control circuitry is further configured to: generate an estimated phase error corresponding to the second phase error; andcompare the estimated phase error to the adjusted phase error.
  • 6. The disk drive as recited in claim 5, wherein the control circuitry is further configured to adjust the disk locked clock in response to the adjusted phase error when the comparison is less than a threshold.
  • 7. The disk drive as recited in claim 5, wherein the control circuitry is further configured to abort a write operation when the comparison is less than a threshold.
  • 8. The disk drive as recited in claim 1, wherein the control circuitry is further configured to process the second phase error by comparing the second phase error to a threshold.
  • 9. The disk drive as recited in claim 1, wherein the control circuitry is further configured to: adjust the second phase error by adding 360 degrees to the second phase error when the second phase error is negative; andadjust the second phase error by subtracting 360 degrees from the second phase error when the second phase error is positive.
  • 10. A method of operating a disk drive comprising a head and a disk comprising a plurality of servo tracks defined by full sectors and intervening short servo sectors, where each full servo sector comprises a preamble, a sync mark, and servo bursts, and each short servo sector comprises a reference pattern and servo bursts, the method comprising: generating a first phase error based on the sync mark in a first full servo sector;adjusting a disk locked clock in response to the first phase error;generating a second phase error based on the reference pattern in a first short servo sector; andprocessing the second phase error to determine whether the disk locked clock slipped a cycle before the head reaching the first short servo sector.
  • 11. The method as recited in claim 10, further comprising adjusting the second phase error to generate an adjusted phase error.
  • 12. The method as recited in claim 11, further comprising synchronizing the disk locked clock in response to the adjusted phase error.
  • 13. The method as recited in claim 11, further comprising aborting a write operation in response to the adjusted phase error.
  • 14. The method as recited in claim 11, further comprising: generating an estimated phase error corresponding to the second phase error; andcomparing the estimated phase error to the adjusted phase error.
  • 15. The method as recited in claim 14, further comprising adjusting the disk locked clock in response to the adjusted phase error when the comparison is less than a threshold.
  • 16. The method as recited in claim 14, further comprising aborting a write operation when the comparison is less than a threshold.
  • 17. The method as recited in claim 10, further comprising processing the second phase error by comparing the second phase error to a threshold.
  • 18. The method as recited in claim 10, further comprising: adjusting the second phase error by adding 360 degrees to the second phase error when the second phase error is negative; andadjusting the second phase error by subtracting 360 degrees from the second phase error when the second phase error is positive.
CROSS-REFERENCE TO RELATED APPLICATION

This application claims priority to provisional U.S. Patent Application Ser. No. 61/922,996, filed on Jan. 2, 2014, which is hereby incorporated by reference in its entirety.

US Referenced Citations (366)
Number Name Date Kind
5311376 Joan et al. May 1994 A
5377058 Good et al. Dec 1994 A
5784219 Genheimer Jul 1998 A
6014283 Codilian et al. Jan 2000 A
6052076 Patton, III et al. Apr 2000 A
6052250 Golowka et al. Apr 2000 A
6067206 Hull et al. May 2000 A
6078453 Dziallo et al. Jun 2000 A
6091564 Codilian et al. Jul 2000 A
6094020 Goretzki et al. Jul 2000 A
6101065 Alfred et al. Aug 2000 A
6104153 Codilian et al. Aug 2000 A
6122133 Nazarian et al. Sep 2000 A
6122135 Stich Sep 2000 A
6141175 Nazarian et al. Oct 2000 A
6160368 Plutowski Dec 2000 A
6181502 Hussein et al. Jan 2001 B1
6195222 Heminger et al. Feb 2001 B1
6198584 Codilian et al. Mar 2001 B1
6198590 Codilian et al. Mar 2001 B1
6204988 Codilian et al. Mar 2001 B1
6243223 Elliott et al. Jun 2001 B1
6281652 Ryan et al. Aug 2001 B1
6285521 Hussein Sep 2001 B1
6292320 Mason et al. Sep 2001 B1
6310742 Nazarian et al. Oct 2001 B1
6320718 Bouwkamp et al. Nov 2001 B1
6342984 Hussein et al. Jan 2002 B1
6347018 Kadlec et al. Feb 2002 B1
6369972 Codilian et al. Apr 2002 B1
6369974 Asgari et al. Apr 2002 B1
6388829 Nazarian May 2002 B1
6462896 Codilian et al. Oct 2002 B1
6476996 Ryan Nov 2002 B1
6484577 Bennett Nov 2002 B1
6493169 Ferris et al. Dec 2002 B1
6496324 Golowka et al. Dec 2002 B1
6498698 Golowka et al. Dec 2002 B1
6501606 Boutaghou et al. Dec 2002 B2
6507450 Elliott Jan 2003 B1
6519102 Smith et al. Feb 2003 B1
6534936 Messenger et al. Mar 2003 B2
6538839 Ryan Mar 2003 B1
6545835 Codilian et al. Apr 2003 B1
6549359 Bennett et al. Apr 2003 B1
6549361 Bennett et al. Apr 2003 B1
6560056 Ryan May 2003 B1
6568268 Bennett May 2003 B1
6574062 Bennett et al. Jun 2003 B1
6577465 Bennett et al. Jun 2003 B1
6614615 Ju et al. Sep 2003 B1
6614618 Sheh et al. Sep 2003 B1
6636377 Yu et al. Oct 2003 B1
6690536 Ryan Feb 2004 B1
6693764 Sheh et al. Feb 2004 B1
6707635 Codilian et al. Mar 2004 B1
6710953 Vallis et al. Mar 2004 B1
6710966 Codilian et al. Mar 2004 B1
6714371 Codilian Mar 2004 B1
6714372 Codilian et al. Mar 2004 B1
6724564 Codilian et al. Apr 2004 B1
6731450 Codilian et al. May 2004 B1
6735041 Codilian et al. May 2004 B1
6738205 Moran et al. May 2004 B1
6738220 Codilian May 2004 B1
6747837 Bennett Jun 2004 B1
6760186 Codilian et al. Jul 2004 B1
6788483 Ferris et al. Sep 2004 B1
6791785 Messenger et al. Sep 2004 B1
6795268 Ryan Sep 2004 B1
6819518 Melkote et al. Nov 2004 B1
6826006 Melkote et al. Nov 2004 B1
6826007 Patton, III Nov 2004 B1
6847502 Codilian Jan 2005 B1
6850383 Bennett Feb 2005 B1
6850384 Bennett Feb 2005 B1
6867944 Ryan Mar 2005 B1
6876508 Patton, III et al. Apr 2005 B1
6882496 Codilian et al. Apr 2005 B1
6885514 Codilian et al. Apr 2005 B1
6900958 Yi et al. May 2005 B1
6900959 Gardner et al. May 2005 B1
6903897 Wang et al. Jun 2005 B1
6914740 Tu et al. Jul 2005 B1
6914743 Narayana et al. Jul 2005 B1
6920004 Codilian et al. Jul 2005 B1
6924959 Melkote et al. Aug 2005 B1
6924960 Melkote et al. Aug 2005 B1
6924961 Melkote et al. Aug 2005 B1
6934114 Codilian et al. Aug 2005 B1
6934135 Ryan Aug 2005 B1
6937420 McNab et al. Aug 2005 B1
6937423 Ngo et al. Aug 2005 B1
6952322 Codilian et al. Oct 2005 B1
6954324 Tu et al. Oct 2005 B1
6958881 Codilian et al. Oct 2005 B1
6963465 Melkote et al. Nov 2005 B1
6965488 Bennett Nov 2005 B1
6967458 Bennett et al. Nov 2005 B1
6967811 Codilian et al. Nov 2005 B1
6970319 Bennett et al. Nov 2005 B1
6972539 Codilian et al. Dec 2005 B1
6972540 Wang et al. Dec 2005 B1
6972922 Subrahmanyam et al. Dec 2005 B1
6975480 Codilian et al. Dec 2005 B1
6977789 Cloke Dec 2005 B1
6980389 Kupferman Dec 2005 B1
6987636 Chue et al. Jan 2006 B1
6987639 Yu Jan 2006 B1
6989954 Lee et al. Jan 2006 B1
6992848 Agarwal et al. Jan 2006 B1
6992851 Cloke Jan 2006 B1
6992852 Ying et al. Jan 2006 B1
6995941 Miyamura et al. Feb 2006 B1
6999263 Melkote et al. Feb 2006 B1
6999267 Melkote et al. Feb 2006 B1
7006320 Bennett et al. Feb 2006 B1
7016134 Agarwal et al. Mar 2006 B1
7023637 Kupferman Apr 2006 B1
7023640 Codilian et al. Apr 2006 B1
7027256 Subrahmanyam et al. Apr 2006 B1
7027257 Kupferman Apr 2006 B1
7035026 Codilian et al. Apr 2006 B2
7038875 Lou et al. May 2006 B2
7046465 Kupferman May 2006 B1
7046472 Melkote et al. May 2006 B1
7050249 Chue et al. May 2006 B1
7050254 Yu et al. May 2006 B1
7050258 Codilian May 2006 B1
7054098 Yu et al. May 2006 B1
7061714 Yu Jun 2006 B1
7064918 Codilian et al. Jun 2006 B1
7068449 Riddering et al. Jun 2006 B2
7068451 Wang et al. Jun 2006 B1
7068459 Cloke et al. Jun 2006 B1
7068461 Chue et al. Jun 2006 B1
7068463 Ji et al. Jun 2006 B1
7088547 Wang et al. Aug 2006 B1
7095579 Ryan et al. Aug 2006 B1
7110208 Miyamura et al. Sep 2006 B1
7110214 Tu et al. Sep 2006 B1
7113362 Lee et al. Sep 2006 B1
7113365 Ryan et al. Sep 2006 B1
7116505 Kupferman Oct 2006 B1
7126781 Bennett Oct 2006 B1
7158329 Ryan Jan 2007 B1
7180703 Subrahmanyam et al. Feb 2007 B1
7184230 Chue et al. Feb 2007 B1
7196864 Yi et al. Mar 2007 B1
7199966 Tu et al. Apr 2007 B1
7203021 Ryan et al. Apr 2007 B1
7209321 Bennett Apr 2007 B1
7212364 Lee May 2007 B1
7212374 Wang et al May 2007 B1
7215504 Bennett May 2007 B1
7224546 Orakcilar et al. May 2007 B1
7248426 Weerasooriya et al. Jul 2007 B1
7251098 Wang et al. Jul 2007 B1
7253582 Ding et al. Aug 2007 B1
7253984 Patapoutian et al. Aug 2007 B1
7253989 Lau et al. Aug 2007 B1
7265933 Phan et al. Sep 2007 B1
7289288 Tu Oct 2007 B1
7298574 Melkote et al. Nov 2007 B1
7301717 Lee et al. Nov 2007 B1
7304819 Melkote et al. Dec 2007 B1
7324299 Schreck et al. Jan 2008 B1
7330019 Bennett Feb 2008 B1
7330324 Morinaga et al. Feb 2008 B2
7330327 Chue et al. Feb 2008 B1
7333280 Lifchits et al. Feb 2008 B1
7333290 Kupferman Feb 2008 B1
7339761 Tu et al. Mar 2008 B1
7365932 Bennett Apr 2008 B1
7369340 Dang et al. May 2008 B1
7388728 Chen et al. Jun 2008 B1
7391583 Sheh et al. Jun 2008 B1
7391584 Sheh et al. Jun 2008 B1
7423830 Ma et al. Sep 2008 B2
7426090 Yamashita et al. Sep 2008 B2
7433143 Ying et al. Oct 2008 B1
7440210 Lee Oct 2008 B1
7440225 Chen et al. Oct 2008 B1
7450334 Wang et al. Nov 2008 B1
7450336 Wang et al. Nov 2008 B1
7453661 Jang et al. Nov 2008 B1
7457071 Sheh Nov 2008 B1
7466509 Chen et al. Dec 2008 B1
7468854 Yamashita et al. Dec 2008 B2
7468855 Weerasooriya et al. Dec 2008 B1
7477471 Nemshick et al. Jan 2009 B1
7480116 Bennett Jan 2009 B1
7489464 McNab et al. Feb 2009 B1
7492546 Miyamura Feb 2009 B1
7495857 Bennett Feb 2009 B1
7499236 Lee et al. Mar 2009 B1
7502192 Wang et al. Mar 2009 B1
7502195 Wu et al. Mar 2009 B1
7502197 Chue Mar 2009 B1
7505223 McCornack Mar 2009 B1
7542225 Ding et al. Jun 2009 B1
7548392 Desai et al. Jun 2009 B1
7551390 Wang et al. Jun 2009 B1
7558016 Le et al. Jul 2009 B1
7573670 Ryan et al. Aug 2009 B1
7576941 Chen et al. Aug 2009 B1
7580212 Li et al. Aug 2009 B1
7583470 Chen et al. Sep 2009 B1
7595954 Chen et al. Sep 2009 B1
7602575 Lifchits et al. Oct 2009 B1
7616399 Chen et al. Nov 2009 B1
7619844 Bennett Nov 2009 B1
7626782 Yu et al. Dec 2009 B1
7630162 Zhao et al. Dec 2009 B2
7639447 Yu et al. Dec 2009 B1
7656604 Liang et al. Feb 2010 B1
7656607 Bennett Feb 2010 B1
7660067 Ji et al. Feb 2010 B1
7663835 Yu et al. Feb 2010 B1
7675707 Liu et al. Mar 2010 B1
7679854 Narayana et al. Mar 2010 B1
7688534 McCornack Mar 2010 B1
7688538 Chen et al. Mar 2010 B1
7688539 Bryant et al. Mar 2010 B1
7697233 Bennett et al. Apr 2010 B1
7701661 Bennett Apr 2010 B1
7710676 Chue May 2010 B1
7715135 Sutardja et al. May 2010 B1
7715138 Kupferman May 2010 B1
7719781 Ehrlich et al. May 2010 B2
7724464 Kisaka et al. May 2010 B2
7729079 Huber Jun 2010 B1
7733189 Bennett Jun 2010 B1
7746592 Liang et al. Jun 2010 B1
7746594 Guo et al. Jun 2010 B1
7746595 Guo et al. Jun 2010 B1
7760461 Bennett Jul 2010 B1
7800853 Guo et al. Sep 2010 B1
7800856 Bennett et al. Sep 2010 B1
7800857 Calaway et al. Sep 2010 B1
7835104 Yamashita et al. Nov 2010 B2
7839591 Weerasooriya et al. Nov 2010 B1
7839595 Chue et al. Nov 2010 B1
7839600 Babinski et al. Nov 2010 B1
7843662 Weerasooriya et al. Nov 2010 B1
7852588 Ferris et al. Dec 2010 B1
7852592 Liang et al. Dec 2010 B1
7864481 Kon et al. Jan 2011 B1
7864482 Babinski et al. Jan 2011 B1
7869155 Wong Jan 2011 B1
7876522 Calaway et al. Jan 2011 B1
7876523 Panyavoravaj et al. Jan 2011 B1
7880992 Ozturk et al. Feb 2011 B2
7916415 Chue Mar 2011 B1
7916416 Guo et al. Mar 2011 B1
7916420 McFadyen et al. Mar 2011 B1
7916422 Guo et al. Mar 2011 B1
7929238 Vasquez Apr 2011 B1
7961422 Chen et al. Jun 2011 B1
7986487 Madden et al. Jul 2011 B1
7995304 Ozturk et al. Aug 2011 B2
8000053 Anderson Aug 2011 B1
8031423 Tsai et al. Oct 2011 B1
8054022 Ryan et al. Nov 2011 B1
8054573 Mathew et al. Nov 2011 B2
8059357 Knigge et al. Nov 2011 B1
8059360 Melkote et al. Nov 2011 B1
8072703 Calaway et al. Dec 2011 B1
8077428 Chen et al. Dec 2011 B1
8078901 Meyer et al. Dec 2011 B1
8081395 Ferris Dec 2011 B1
8085020 Bennett Dec 2011 B1
8116023 Kupferman Feb 2012 B1
8145934 Ferris et al. Mar 2012 B1
8179626 Ryan et al. May 2012 B1
8189286 Chen et al. May 2012 B1
8213106 Guo et al. Jul 2012 B1
8254222 Tang Aug 2012 B1
8295002 Katchmart Oct 2012 B1
8300348 Liu et al. Oct 2012 B1
8300349 Mathew et al. Oct 2012 B2
8315005 Zou et al. Nov 2012 B1
8315007 Sutardja et al. Nov 2012 B1
8320069 Knigge et al. Nov 2012 B1
8325432 Mathew et al. Dec 2012 B2
8351174 Gardner et al. Jan 2013 B1
8358114 Ferris et al. Jan 2013 B1
8358145 Ferris et al. Jan 2013 B1
8390367 Bennett Mar 2013 B1
8432031 Agness et al. Apr 2013 B1
8432629 Rigney et al. Apr 2013 B1
8451697 Rigney et al. May 2013 B1
8462454 Katchmart Jun 2013 B1
8482873 Chue et al. Jul 2013 B1
8498076 Sheh et al. Jul 2013 B1
8498172 Patton, III et al. Jul 2013 B1
8508881 Babinski et al. Aug 2013 B1
8531798 Xi et al. Sep 2013 B1
8537486 Liang et al. Sep 2013 B2
8542455 Huang et al. Sep 2013 B2
8553351 Narayana et al. Oct 2013 B1
8564899 Lou et al. Oct 2013 B2
8576506 Wang et al. Nov 2013 B1
8605382 Mallary et al. Dec 2013 B1
8605384 Liu et al. Dec 2013 B1
8610391 Yang et al. Dec 2013 B1
8611040 Xi et al. Dec 2013 B1
8619385 Guo et al. Dec 2013 B1
8630054 Bennett et al. Jan 2014 B2
8630059 Chen et al. Jan 2014 B1
8634154 Rigney et al. Jan 2014 B1
8634283 Rigney et al. Jan 2014 B1
8643976 Wang et al. Feb 2014 B1
8649121 Smith et al. Feb 2014 B1
8654466 McFadyen Feb 2014 B1
8654467 Wong et al. Feb 2014 B1
8665546 Zhao et al. Mar 2014 B1
8665551 Rigney et al. Mar 2014 B1
8670206 Liang et al. Mar 2014 B1
8687312 Liang Apr 2014 B1
8693123 Guo et al. Apr 2014 B1
8693134 Xi et al. Apr 2014 B1
8699173 Kang et al. Apr 2014 B1
8711027 Bennett Apr 2014 B1
8717696 Ryan et al. May 2014 B1
8717699 Ferris May 2014 B1
8717704 Yu et al. May 2014 B1
8724245 Smith et al. May 2014 B1
8724253 Liang et al. May 2014 B1
8724524 Urabe et al. May 2014 B2
8737008 Watanabe et al. May 2014 B1
8737013 Zhou et al. May 2014 B2
8743495 Chen et al. Jun 2014 B1
8743503 Tang et al. Jun 2014 B1
8743504 Bryant et al. Jun 2014 B1
8749904 Liang et al. Jun 2014 B1
8760796 Lou et al. Jun 2014 B1
8767332 Chahwan et al. Jul 2014 B1
8767343 Helmick et al. Jul 2014 B1
8767354 Ferris et al. Jul 2014 B1
8773787 Beker Jul 2014 B1
8779574 Agness et al. Jul 2014 B1
8780473 Zhao et al. Jul 2014 B1
8780477 Guo et al. Jul 2014 B1
8780479 Helmick et al. Jul 2014 B1
8780489 Gayaka et al. Jul 2014 B1
8792202 Wan et al. Jul 2014 B1
8797664 Guo et al. Aug 2014 B1
8804267 Huang et al. Aug 2014 B2
8824081 Guo et al. Sep 2014 B1
8824262 Liu et al. Sep 2014 B1
20030043491 Riddering et al. Mar 2003 A1
20060056091 Nagano et al. Mar 2006 A1
20070230014 Yamashita et al. Oct 2007 A1
20070230015 Yamashita et al. Oct 2007 A1
20070268615 McFadyen et al. Nov 2007 A1
20080130159 Dieron et al. Jun 2008 A1
20080165443 Moline Jul 2008 A1
20080165446 Partee Jul 2008 A1
20090153996 Ellis Jun 2009 A1
20100035085 Jung et al. Feb 2010 A1
20100128386 Keizer et al. May 2010 A1
20100169730 Kimura Jul 2010 A1
20120284493 Lou et al. Nov 2012 A1
20130120870 Zhou et al. May 2013 A1
20130148240 Ferris et al. Jun 2013 A1
Provisional Applications (1)
Number Date Country
61922996 Jan 2014 US