1. Field of the Invention
The present invention relates to the control of a liquid crystal display.
2. Description of the Related Art
The liquid crystal display, whose electric power consumption is small, is installed in various electronic equipments. In recent years, the cellular telephone, the PDA (Personal Digital Assistant) and a large screen television and the like have been penetrated in the market, and the color TFT-LCD (Thin Film Transistor Liquid Crystal Display) has been used as the display of those devices. The liquid crystal display includes an LCD panel and a drive unit. Typically, the LCD panel of the large screen liquid crystal display is driven at a block unit. Block units included in a LCD panel are driven by the respective driver Large Scale Integrated Circuits.
Also, a color liquid crystal display can display grayscale images. The color liquid crystal display presently supplied on the market can represent the grayscale tones of 6 bits (about 260,000 colors). Moreover, products that can cope with the grayscale representation of 8 bits (about 16,700,000 colors) as well as 10 bits (about 1,000,000,000 colors) are being developed.
Recently, a COG (Chip on Glass) technology is used to integrate an LCD panel and an LCD driver into a single unit module. Since an LCD panel and an LCD driver are made into a module, the volume of the driver unit is reduced, thereby the cost of the liquid crystal display is reduced.
In such a liquid crystal display, the LCD driver has a grayscale power source circuit used to determine a gamma characteristic. The grayscale power source circuit generates a grayscale voltage, in response to the property of the LCD panel. The conventional liquid crystal display has the IC constituting the LCD driver, and other IC for the grayscale power source. The grayscale power source IC is used to adjust the gamma characteristic of the LCD driver contained in the liquid crystal display. Also, in association with the recent advancement of a semiconductor technique, an LCD driver IC including the grayscale power source circuit is developed, which enables the cost reduction of the liquid crystal display. In such a LCD driver, an operational amplifier of the grayscale power source circuit is constituted by CMOS.
In a typical MOS transistor, gm (mutual conductance) that determines a driving property is smaller than the gm of the bipolar transistor. Thus, in the grayscale power source circuit composed of MOS transistors, it is sometimes difficult to ensure a margin of the driving performance as compared with the grayscale power source circuit composed of bipolar transistors. Hence, a technique for generating a suitable grayscale voltage by devising the circuit structure is desired (for example, refer to Japanese Laid Open Patent Application JP-A-Heisei, 10-142582 and JP-A-Heisei, 6-348235).
The LCD panel 112 includes pixels (108-1 to 108-n) installed at the intersections between data lines and scanning lines. Each of the plurality of pixels (108-1 to 108-n) is composed of thin film transistor (TFT) and pixel capacitor 107.
In each of the thin film transistors (106-1 to 106-n) contained in the pixels, the gate is connected to the scanning line and the source is connected to the data line. Also, in each of the pixel capacitors (107-1 to 107-n) contained in the pixels, one end is connected to the respective drain of the thin film transistors (106-1 to 106-n), and the other end is connected to the COM terminal.
The D/A converter 103 executes a D/A conversion on the 6-bit digital displaying signal of the latch circuit 102 and sends to the N voltage followers (105-1 to 105-n) contained in the output amplification unit 105. The data outputted from the output amplification unit 105 is applied via the thin film transistors (106-1 to 106-n) to liquid crystal elements serving as the pixel capacitors (107-1 to 107-n).
The grayscale voltage generation circuit 104 generates a reference grayscale voltage and sends it to the D/A converter 103. In the D/A converter 103, a decoder constituted by a ROM switch or the like (not shown) selects the reference grayscale voltage.
The configuration of the conventional grayscale voltage generation circuit 104 will be described below.
With reference to
Each of the operational amplifiers is constituted of a voltage follower configured to feed the output signal back to the inverting input terminal. The external ladder resistors constituting the external resistor ladder circuit 201 are constituted of variable resistors and adjust the voltages applied to the operational amplifiers (2021 to 202n) By such a configuration, the conventional grayscale voltage generation circuit 104 generates the adjustment voltage corresponding to the property of the liquid crystal panel. The voltage supplied to the external ladder resistor circuit 201 is a reference supply voltage Vr generated by the ground potential GND and the constant voltage generating circuit 204. The reference supply voltage Vr is given by a stable external constant voltage generating circuit, for example, a band gap reference.
Here, the resistances of the built-in resistors (2031 to 203n−1) are assumed as follows.
The resistances of the external ladder resistors (2010 to 201n−1) are assumed as follows.
Then, in the liquid crystal grayscale voltage generation circuit shown in
That is, each of the voltages outputted from the built-in ladder resistor circuit 203 is represented as follows.
V=Vr
Vn−1=Vr{(R′n−2+R′n−3+ - - - R′0)/(R′n−1+R′n−2+R′n−3+ - - - +R′0)}
V1=Vr{R′0/(R′n−1+R′n−2+R′n−3+ - - - R′0)}
Here, if the ratio between the resistances (R1, R2, - - - , Rn−2 and Rn−1) of the built-in resistors (2031 to 203n−1) to determine the grayscale voltage therein and the ratio between the resistances (R′1, R′2, - - - , R′n−2 and R′n−1) of the external ladder resistors (2010 to 201n−1) are equal to each other, the output currents of the operational amplifiers (2021 to 202n) become zero.
However, the output current In of the n-th operational amplifier 202n (the operational amplifier arranged in n-th position from the GND side) is given by the following equation in the discharging direction.
Also, the output current I1 of the first operational amplifier 2021 (the operational amplifier arranged in the first position from the GND side) is given by the following equation in the absorbing direction.
As mentioned above, the respective amplifiers in the n-th operational amplifier 202n and the first operational amplifier 2021 are provided with the output stages that can drive those output currents.
With reference to
With reference to
In Japanese Laid Open Patent Application (JP-A-Heisei, 5-119744), a liquid crystal display driven by a plurality of drivers is described.
As mentioned above, the widely used liquid crystal display is driven by a plurality of LCD drivers for displaying an image on the LCD panel at a block (the displaying region of the LCD screen) unit. The LCD driver, which is constituted by using the COG (Chip on Glass) technique, typically has a large wiring resistance. The voltage drop caused by the wiring resistance results in the drop in a current flowing through a gamma resistance element (a resistor element to determine the gamma characteristic) contained in each LCD driver. The display to which the COG technique is applied has the voltage follower for preventing the current drop.
The voltage follower (operational amplifier) contained in the grayscale power source circuit has a differential amplifier at an input stage. Since a difference is occurred between the thresholds of the MOS transistors constituting the differential amplifier, an offset voltage is generated in the operational amplifier. There is a case that the factor, such as a piece-to-piece variation on manufacture and the like, causes a difference to be generated even in the offset voltage for each driver circuit.
In this case, the difference between the offset voltages of the operational amplifiers (voltage follower) constituting the grayscale power source circuit may possibly cause the grayscale to be different between the respective LCD drivers. Thus, the grayscale is different for each displaying region corresponding to the plurality of LCD drivers, and there is a case of an occurrence of a block irregularity (the phenomenon where the grayscale level is different for each displaying region of the LCD panel).
The human's eye is said to recognize the difference of 10 mV with respect to the voltage of the liquid crystal, as the different grayscale level. The grayscale voltage is determined by the resistance division built in each LCD driver. When this resistance division ratio is different for each driver circuit, the grayscale property is different for each driver circuit. When the grayscale property of the first LCD driver and the grayscale property of the second LCD driver are different, if the two drivers are adjacently arranged, the boundary discontinuity of them is recognized by the human's eye.
Also, in the LCD driver having the plurality of driver circuits as mentioned above, the resistance variation in the respective driver circuit brings about the variation in the resistance precision. As a result, there is a case where the grayscale property is different between the respective drivers. This variation in the resistance precision may be a factor of the block irregularity.
It is therefore an object of the present invention to provide a displaying technique which, in a case where a data line of a display is driven by a plurality of driver circuits contained in each different displaying region, appropriately represents a grayscale for each displaying region.
According to the present invention, in the case where the data line of the display is driven by the plurality of driver circuits contained in each different displaying region, the grayscale for displaying regions constructing a screen can be appropriately represented.
[First Embodiment]
The embodiment of the present invention will be described below with reference to the drawings. In the following explanation, the displaying signal processed by the data driver circuit 4 is supposed to be the 6-bit digital displaying signal.
The gate of the thin film transistor contained in each of the pixels is connected to the gate line. Also, the source of the thin film transistor is connected to the data line. One end of the pixel capacitor in each pixel is connected to the drain of the thin film transistor, and the other end thereof is connected to the COM terminal.
The data driver unit 2 performs a D/A conversion on a digital image signal of a plurality of bits, generates an analog image signal and outputs the analog image signal to the data line.
The gate driver unit 3 is a circuit for outputting a gate pulse voltage, and drives the gate line correspondingly to a drive method, such as a line sequence method, and sequentially drives the gates of the thin film transistors.
The control circuit 5 is a controller for controlling the display, in response to a horizontally synchronous signal, a vertically synchronous signal, a data transfer clock. The control circuit 5 outputs control signals to the drivers (the data driver unit 2 and the gate driver unit 3).
As shown in
As shown in
With reference to
The positive grayscale voltage generator 23 generates positive grayscale voltages in accordance with the voltages outputted by the first voltage follower 31 and the second voltage follower 32. Similarly, the negative grayscale voltage generator 24 generates negative grayscale voltages in accordance with the voltages outputted by the third voltage follower 33 and the fourth voltage follower 34. As shown in
The grayscale voltage outputted from the resistance divider 22 is supplied to the D/A converter 15. As mentioned above, the output of the resistance divider 22 is connected through the connection line 25 to the output end of the resistance divider 22 contained in the other data driver circuit 4.
As mentioned above, each of the plurality of data driver circuits 4 contained in the data driver unit 2 is connected through the connection lines 25. Here, the plurality of operational amplifiers (31 to 34) constituting the buffer amplifier 21 have the function for setting the output end at high impedance, in response to the buffer amplifier output control signal 40 sent through the control signal supply terminal 39. In other words, in this embodiment, the buffer amplifier output control signal 40 is assumed to have the values of a High level and a Low level. The plurality of operational amplifiers (31 to 34) are assumed to have the circuit configuration that can control the impedance of the output end, in response to the High level (or Low level) indicated by the buffer amplifier output control signal 40.
In this embodiment, the buffer amplifier output control signal 40 is constituted by a bias circuit (not shown) contained in the control circuit 5. The control circuit 5 controls the bias circuit so that the plurality of operational amplifiers (31 to 34) included in a currently specified driver circuit can be usually operated, through the control signal supply terminal 39.
At this time, the control circuit 5 sends an inversion buffer amplifier output control signal 40, in which the buffer amplifier output control signal 40 is inverted, to the control signal supply terminals 39 of the other driver circuits. The plurality of operational amplifiers (31 to 34) contained in the other driver circuits set the output impedance at the high impedance, in response to the inversion buffer amplifier output control signal 40.
In the plurality of operational amplifiers contained in the respective driver circuits, the outputs are connected through the connection lines 25 to each other. In this case, in the operational amplifiers of the other driver circuits, the bias current is cut off by the buffer amplifier output control signal 40 sent through the control signal supply terminal 39, and as a result, the output impedance is set at the high impedance. The positive grayscale voltage generator 23 and negative grayscale voltage generator 24 which are built in the other driver circuit are driven simultaneously with the positive grayscale voltage generator 23 and the negative grayscale voltage generator 24, which are built in the driver which is currently driven, by the operational amplifier built in the driven driver circuit.
In other words, the built-in grayscale power source operational amplifier in the only one driver circuit among a plurality of LCD driver circuits is made active and set at the usually operable state. This only one driver is controlled by the buffer amplifier output control signal 40 sent through the control signal supply terminal 39. On the other hand, the grayscale power source operational amplifiers that are built in the other LCD driver circuits are made inactive, and its output is set at the high impedance. This is also executed by the buffer amplifier output control signal 40 (the inversion buffer amplifier output control signal 40) sent through the control signal supply terminal 39. With this operation, even if the output terminals of the operational amplifiers are electrically shorted on the circuit, the abnormal current does not flow, and the block irregularity can be suppressed.
In short, in conventional driver circuits, the outputs of the operational amplifiers were low in impedance, and the offset voltages were generally different, so that the output terminals of them can not be connected to each other. If the outputs were connected to each other, the offset voltages of the operational amplifiers would cause the excessive current to flow, which disabled the circuits to be normally operated.
On the contrary, the present invention is designed such that the outputs of the other operational amplifiers are set at the high impedance state, and the control terminals of the bias is installed so as not to bring about any problem even if the outputs are electrically shorted, and the outputs of the operational amplifiers of a driver is set at the high impedance state. Consequently, the outputs of the operational amplifiers can be electrically shorted. Accordingly, the grayscale voltages can be made common between the plurality of LCD drivers. As a result, the effect that the displaying trouble referred to as the block irregularity can be suppressed.
[Second Embodiment]
The second embodiment of the present invention will be described below with reference to the drawings.
With reference to
In the second embodiment, the control circuit 5 sends the buffer amplifier output control signal 40 to the predetermined data driver circuit 4 and sends the inverted buffer amplifier output control signal 40 to the other buffer amplifier output control signal 40. The buffer amplifier 41 of the data driver circuit 4 to which the buffer amplifier output control signal 40 is sent sets the output impedance of the operational amplifier at the high impedance, in response to the buffer amplifier output control signal 40. Specifically, among the data driver circuits 4, the bias of at least one grayscale power source operational amplifier is made active and set at the usually operable state. At this time, the buffer amplifier output control signal 40 is sent to the data driver circuit 4 at the inactive state. Since the output of the buffer amplifier 41 of the data driver circuit 4 at the inactive state is set at the high impedance, the abnormal current flow is prevented.
The configuration of the second embodiment is suitable for the driver for driving a large screen LCD. The large screen LCD driver typically has the plurality of control terminals for controlling the grayscale voltage. The fine control corresponding to the property for each LCD panel is carried out by the voltages from the control terminals. In such a case, the outputs of the grayscale power source operational amplifiers are connected to each other so that the displaying trouble referred to as the block irregularity can be prevented.
As mentioned above, the display 1 of the present invention suppresses the occurrence of the displaying discontinuity, even if the different offset voltage exists between the LCD drivers in the grayscale power source operational amplifiers built in the LCD drivers. Further, when the resistors to determine the grayscale voltages in the plurality of LCD drivers are commonly connected, in order to prevent the abnormal current flow caused by the connection between the outputs of the commonly-connected grayscale power source operational amplifiers, the resistor is inserted between the outputs of the grayscale power source operational amplifiers. It is preferred to set the level where the influence of the insertion of the resistors can be neglected and also select the resistance value that enables the current value flowing through the inserted resistor to suppress under an allowable current value.
Number | Date | Country | Kind |
---|---|---|---|
2006-116276 | Apr 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4063234 | Arn et al. | Dec 1977 | A |
5598180 | Suzuki et al. | Jan 1997 | A |
6529180 | Ito et al. | Mar 2003 | B1 |
7030869 | Morita | Apr 2006 | B2 |
7176910 | Tsuchi | Feb 2007 | B2 |
7348954 | Miwa et al. | Mar 2008 | B2 |
7358946 | Kokubun et al. | Apr 2008 | B2 |
7362296 | Song et al. | Apr 2008 | B2 |
7439944 | Huynh et al. | Oct 2008 | B2 |
7499025 | Endo et al. | Mar 2009 | B2 |
7643002 | Kang et al. | Jan 2010 | B2 |
20020039096 | Katsutani | Apr 2002 | A1 |
20050162370 | Miyazaki | Jul 2005 | A1 |
20060132419 | Morita | Jun 2006 | A1 |
20060227091 | Nohtomi et al. | Oct 2006 | A1 |
20060244710 | Iriguchi et al. | Nov 2006 | A1 |
20070247408 | Nishimura et al. | Oct 2007 | A1 |
20070290983 | Kim et al. | Dec 2007 | A1 |
Number | Date | Country |
---|---|---|
5-8592 | Feb 1993 | JP |
5-119744 | May 1993 | JP |
6-348235 | Dec 1994 | JP |
10-142582 | May 1998 | JP |
11-167095 | Jun 1999 | JP |
2001-504244 | Mar 2001 | JP |
2001-175226 | Jun 2001 | JP |
2002-236473 | Aug 2002 | JP |
2003-228348 | Aug 2003 | JP |
2003-302951 | Oct 2003 | JP |
2003-316333 | Nov 2003 | JP |
2004-127077 | Apr 2004 | JP |
2005-070338 | Mar 2005 | JP |
2005-345808 | Dec 2005 | JP |
2006-39205 | Feb 2006 | JP |
Number | Date | Country | |
---|---|---|---|
20070247408 A1 | Oct 2007 | US |