The invention relates to a display apparatus; in particular, to a display apparatus and an inter-chip bus thereof.
In general, an inter-chip interface is required between a master timing controller embedded driver (TED) and a slave timing controller embedded driver to achieve display synchronization between the timing controller embedded drivers.
For example, as shown in
In addition, as shown in
As shown in
However, since the inter-chip interface between the master timing controller embedded driver MTED and the slave timing controller embedded driver STED needs five wires (the first wire L1 to the fifth wire L5), the circuit structure of the inter-chip interface will become relatively complicated, which not only requires a large wafer area, but also increases the production cost.
Therefore, the invention provides a display apparatus and an inter-chip bus thereof to solve the above-mentioned problems of the prior arts.
A preferred embodiment of the invention is a display apparatus. In this embodiment, the display apparatus includes a display panel, a master timing controller embedded driver (TED), N slave TEDs and an inter-chip bus. N is a positive integer. The display panel has (N+1) display areas. The master TED is disposed corresponding to a first display area. The N slave TEDs are disposed corresponding to a second display area to a (N+1)-th display area respectively and controlled by the master TED. The inter-chip bus includes a first wire and a second wire. The first wire is coupled between the master timing controller embedded driver and the N slave timing controller embedded drivers and used for bi-directionally transmitting a clock signal. The second wire is coupled between the master timing controller embedded driver and the N slave timing controller embedded drivers and used for bi-directionally transmitting a data signal.
In an embodiment, the display apparatus further includes a gate driver, the gate driver is coupled to a specific slave timing controller embedded driver of the N slave timing controller embedded drivers and controlled by the specific slave timing controller embedded driver.
In an embodiment, among the N slave timing controller embedded drivers, the specific slave timing controller embedded driver is closest to the gate driver.
In an embodiment, when the data signal is changed from low-level to high-level and corresponds to the clock signal at high-level, a vertical synchronization signal is determined according to the clock signal and the data signal.
In an embodiment, the vertical synchronization signal is also a reset signal of the inter-chip bus.
In an embodiment, when the data signal is changed from high-level to low-level and corresponds to the clock signal at high-level, a horizontal synchronization signal is determined according to the clock signal and the data signal.
In an embodiment, the horizontal synchronization signal is also a reset signal of the inter-chip bus.
In an embodiment, when a time that the data signal is changed from low-level to high-level is earlier than a time that the clock signal is changed from low-level to high-level and a time that the data signal is changed from high-level to low-level is later than a time that the clock signal is changed from high-level to low-level, a valid data transaction or a control command is determined according to the clock signal and the data signal.
In an embodiment, when the control command is a broadcast enable signal, the master timing controller embedded driver in a startup state can propose a request of writing to the N slave timing controller embedded drivers.
In an embodiment, when the control command is a broadcast disable signal, the master timing controller embedded driver in a startup state can propose a request of writing or reading to a specific slave timing controller embedded driver of the N slave timing controller embedded drivers.
In an embodiment, when the specific slave timing controller embedded driver is in the startup state in response to the request for writing or reading of the master timing controller embedded driver, the specific slave timing controller embedded driver returns a reply data.
In an embodiment, the display apparatus further includes a circuit board, the first wire and the second wire are disposed on the circuit board and coupled to the master timing controller embedded driver and the N slave timing controller embedded drivers respectively.
Another preferred embodiment of the invention is an inter-chip bus. In this embodiment, the inter-chip bus is applied to a display apparatus including a display panel, a master timing controller embedded driver and N slave timing controller embedded drivers. The display panel has (N+1) display areas, wherein N is a positive integer. The master timing controller embedded driver is disposed corresponding to a first display area of the (N+1) display areas. The N slave timing controller embedded drivers is disposed corresponding to a second display area to a (N+1)-th display area of the (N+1) display areas respectively and controlled by the master timing controller embedded driver. The inter-chip bus includes a first wire and a second wire. The first wire is coupled between the master timing controller embedded driver and the N slave timing controller embedded drivers and used for bi-directionally transmitting a clock signal. The second wire is coupled between the master timing controller embedded driver and the N slave timing controller embedded drivers and used for bi-directionally transmitting a data signal.
Compared to the prior art, in the display apparatus of the invention, the inter-chip interface between the master timing controller embedded driver and the slave timing controller embedded drivers only needs an inter-chip bus including two wires to achieve the display synchronization between the master timing controller embedded driver and the slave timing controller embedded drivers. Since the circuit structure of the inter-chip interface becomes simpler, not only the occupied wafer area can be greatly reduced, but also the production cost can be effectively reduced to enhance its market competitiveness.
The advantage and spirit of the invention may be understood by the following detailed descriptions together with the appended drawings.
A preferred embodiment of the invention is a display apparatus. In this embodiment, the display apparatus can be a thin-film transistor liquid crystal display (TFT-LCD), a flexible display or a curved display, but not limited to this.
Please refer to
The display panel has (N+1) display areas DA1 to DA4. The master timing controller embedded driver MTED is disposed corresponding to the first display area DA1. The N slave timing controller embedded drivers STED1 to STED3 are disposed corresponding to the second display area DA2 to the (N+1)th display area DA4 respectively and controlled by the master timing controller embedded driver MTED.
The inter-chip bus ICB includes a first wire L1 and a second wire L2. The first wire L1 is coupled between the master timing controller embedded driver MTED and the N slave timing controller embedded drivers STED1˜STED3 for bidirectionally transmitting a clock signal IBCLK; the second wire L2 is coupled between the master timing controller embedded driver MTED and the N slave timing controller embedded drivers STED1˜STED3 for bidirectional transmitting a data signal IBDATA.
The gate driver GD is coupled to a specific slave timing controller embedded driver of the N slave timing controller embedded drivers STED1 to STED3 and controlled by the specific slave timing controller embedded driver. In this embodiment, the specific slave timing controller embedded driver can be the slave timing controller embedded driver STED3 which is closest to the gate driver GD among the N slave timing controller embedded drivers STED1 to STED3, but not limited to this.
In practical applications, the display apparatus 3 further includes a circuit board PCB. The circuit board PCB can be coupled to the display panel PL through the flexible board FPC. The first wire L1 and the second wire L2 can be disposed on the circuit board PCB and coupled to the master timing controller embedded driver MTED and the N slave timing controller embedded drivers STED1 to STED3 respectively.
In addition, a connector CNT can be disposed on the circuit board PCB for connecting wires transmitting other signals (such as the hot plug detection signal HPD, the sound source signal AUX and the main channel signal ML, etc.) to the outside.
In another embodiment, if N=1, as shown in
Next, it will be explained in detail how to represent the horizontal synchronization signal, the vertical synchronization signal, the valid data transaction or control command through the clock signal IBCLK transmitted by the first wire L1 and the data signal IBDATA transmitted by the second wire L2.
Please refer to
Please refer to
Please refer to
Please refer to
As shown in
At first, the first two periods of the data signal IBDATA are used to indicate that the master timing controller embedded driver is in the startup state MSC or the slave timing controller embedded driver is in the startup state SSC.
For example, in
It should be noted that the first two periods of the data signal IBDATA can indicate that the master timing controller embedded driver is in the startup state MSC or the slave timing controller embedded driver is in the startup state SSC respectively by any two different high-level and low-level types, but not limited to this.
When the master timing controller embedded driver is in the startup state MSC, it needs to be further determined whether the master timing controller embedded driver MTED should broadcast.
For example, in
In practical applications, the third period of the data signal IBDATA at high-level can be also defined as the master timing controller embedded driver MTED is in the broadcast disabled state BCD and the third period of the data signal IBDATA at low-level can be also defined as the master timing controller embedded driver MTED is in the broadcast enable state BCE, depending on the actual needs.
As shown in
As shown in
(1) When the fourth period and the fifth period are both at low-level and the sixth period is at high-level, it means that the master timing controller embedded driver MTED proposes a request for writing W to the specific slave timing controller embedded driver STED1;
(2) When the fourth period is at low-level and the fifth period and the sixth period are at high-level, it means that the master timing controller embedded driver MTED proposes a request for writing W to the specific slave timing controller embedded driver STED2;
(3) When the fourth period and the sixth period are at high-level and the fifth period is at low-level, it means that the master timing controller embedded driver MTED proposes a request for writing W to the specific slave timing controller embedded driver STED3;
Thereby, the master timing controller embedded driver MTED in the broadcast disable state BCD can make the request for writing to the specific slave timing controller embedded driver STED1, STED2 or STED3. After the request for writing W, the data signal IBDATA also includes the data address DA and the write data WD.
As shown in
In practical applications, the sixth period of the data signal IBDATA at low-level can be also defined as the request for writing W and the sixth period of the data signal IBDATA at high-level can be also defined as the request for reading, depending on the actual needs.
As shown in
Compared to the prior art, in the display apparatus of the invention, the inter-chip interface between the master timing controller embedded driver and the slave timing controller embedded drivers only needs an inter-chip bus including two wires to achieve the display synchronization between the master timing controller embedded driver and the slave timing controller embedded drivers. Since the circuit structure of the inter-chip interface becomes simpler, not only the occupied wafer area can be greatly reduced, but also the production cost can be effectively reduced to enhance its market competitiveness.
With the example and explanations above, the features and spirits of the invention will be hopefully well described. Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teaching of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
107122677 A | Jun 2018 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
20160155421 | Han | Jun 2016 | A1 |
20180182278 | Kim | Jun 2018 | A1 |
Number | Date | Country | |
---|---|---|---|
20200005697 A1 | Jan 2020 | US |