This application relies for priority upon Korean Patent Application No. 10-2011-0039684 filed on Apr. 27, 2011, the contents of which are herein incorporated by reference in its entirety.
1. Field of Disclosure
The present invention relates to a display apparatus. More particularly, the present invention relates to a display apparatus capable of improving display characteristics.
2. Description of the Related Art
In general, a liquid crystal display includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer interposed between the first and second substrates. The first substrate includes a gate line, a data line, a thin film transistor connected to the gate line and the data line, and a pixel electrode connected to the thin film transistor.
A data voltage is applied to the pixel electrode to form an electric field in the liquid crystal layer which controls the orientation of the liquid crystals, thereby displaying an image. The data voltage is applied to the pixel electrode through a thin film transistor that is turned on when a gate voltage is at a logic high level. Then the data voltage applied to the pixel electrode is varied by a kickback voltage caused by a parasitic capacitance and is maintained at the varied voltage level when the gate voltage is changed to a logic low level.
Accordingly, when the thin film transistor is turned on, the voltage initially applied to the pixel electrode is not maintained though the one frame, and the liquid crystal display does not display the image on the desired gray scale, thereby deteriorating display characteristics.
A display apparatus capable of improving display characteristics is provided.
The display apparatus includes a first substrate, a second substrate, a liquid crystal layer, and a common electrode.
The first substrate includes a gate line, a data line insulated from the gate line while crossing the gate line, and a pixel electrode connected to the gate line and the data line. The second substrate faces the first substrate. The liquid crystal layer is interposed between the first substrate and the second substrate. The common electrode is disposed on at least one of the first substrate or the second substrate to form an electric field with the pixel electrode.
The pixel electrode is applied with a data voltage and the common electrode is applied with a common voltage. The data voltage has a polarity inverted every at least one frame with reference to a predetermined reference voltage, and the common voltage has a polarity inverted every at least two frames with reference to the reference voltage.
The common voltage applied to the common electrode has the polarity inverted every at least two frames with reference to the reference voltage, and thus a direct current bias voltage may be prevented from being formed in the pixel electrode or an alignment layer, thereby removing an afterimage on the display apparatus. As a result, the display characteristics may be improved.
The above and other advantages will become readily apparent by reference to the following detailed description when considered in conjunction with the accompanying drawings wherein:
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer, or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present disclosure.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below, depending on the orientation. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms, “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “includes” and/or “including,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the relevant art. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Hereinafter, the example embodiments will be explained in detail with reference to the accompanying drawings.
Referring to
The timing controller 150 receives image signals RGB and control signals, such as a horizontal synchronization signal H_SYNC, a vertical synchronization signal V_SYNC, a reference clock signal MCLK, and a data enable signal DE.
The timing controller 150 converts the data format of the image signals RGB into a data format appropriate for the interface between the data driver 130 and the timing controller 150, and provides the converted image signals R′G′B′ to the data driver 130. In addition, the timing controller 150 applies data control signals, such as an output start signal TP, a horizontal start signal STH, a clock signal HCLK, etc., to the data driver 130, and applies gate control signals, such as a vertical start signal STV, a gate clock signal CPV, an output enable signal OE, etc., to the gate driver 120.
The gate driver 120 receives a gate-on signal Von and a gate-off signal Voff from an external device (not shown) and sequentially outputs gate signals G1 to Gn that each have a voltage level of the gate-on signal Von in response to the gate control signals STV, CPV, and OE.
The data driver 130 generates a plurality of gray scale voltages using gamma voltages provided from a gamma voltage generator (not shown). In addition, the data driver 130 selects gray scale voltages corresponding to the image signals R′G′B′ in response to the data control signals TP, STH, and HCLK, and outputs the selected gray scale voltages as data voltages D1 to Dm.
The display panel 110 includes a plurality of gate lines GL1 to GLn, a plurality of data lines DL1 to DLm crossing the gate lines GL1 to GLn. The display panel 110 also includes pixels PX.
In the present exemplary embodiment, each of the pixels PX have the same structure and function, so only one pixel PX is shown in
Each pixel PX includes a thin film transistor TR, a liquid crystal capacitor Clc, and a storage capacitor Cst. The thin film transistor TR includes a gate electrode connected to a corresponding gate line of the gate lines GL1 to GLn, a source electrode connected to a corresponding data line of the data lines DL1 to DLm, and a drain electrode connected to a pixel electrode PE and a storage capacitor Cst.
The gate lines GL1 to GLn are connected to the gate driver 120 and the data lines DL1 to DLm are connected to the data driver 130. The gate lines GL1 to GLn each receive the gate signal G1 to Gn provided from the gate driver 120, and the data lines DL1 to DLm receive the data voltages provided from the data driver 130.
The thin film transistor TR in each pixel PX is turned on in response to the gate signal applied through the corresponding gate line of the gate lines GL1 to GLn, and the data voltage applied to the corresponding data line is applied to the pixel electrode PE through the turned-on thin film transistor. Meanwhile, a common electrode CE, which faces the pixel electrode PE to form an electric field, is applied with a common voltage.
The electric field is formed between the pixel electrode PE and the common electrode CE, and corresponds to an electric potential difference between the common voltage and the data voltage. Each pixel PX controls light transmittance of the liquid crystal layer according to the intensity of the electric field to display an image.
Although not shown in
Referring to
The first substrate 101 includes a first base substrate 111, and the first base substrate 111 includes a gate electrode GE and a storage electrode, which are formed on the base substrate 111. The first base substrate 111 may be formed of a flexible material, such as, for example, polyethylene terephthalate (PET), fiber reinforced plastic (FRP), or polyethylene naphthalate (PEN).
A gate insulating layer 112 is disposed on the base substrate 111 to cover the gate electrode GE and the storage electrode STE. An active layer AT and an ohmic contact layer OC may be formed on the gate insulating layer 112 over the gate electrode GE. In addition, a source electrode SE and a drain electrode DE are formed on the gate electrode GE with the gate insulating layer 112, the active layer AT, and the ohmic contact layer OC interposed between the gate electrode GE and the source and drain electrodes SE and DE. The source electrode SE and the drain electrode DE are spaced apart from each other. The drain electrode DE and the storage electrode STE form the storage capacitor Cst by using the gate insulating layer 112 as a dielectric substance.
The gate electrode GE, the active layer AT, the ohmic contact layer OC, the source electrode SE, and the drain electrode DE form the thin film transistor TR. A protection layer 113 may be disposed on the gate insulating layer 112 to cover the thin film transistor TR. In addition, an organic insulating layer 114 including an organic material may be further disposed on the protection layer 113. As an example, the protection layer 113 may include silicon nitride (SiNx).
The protection layer 113 and the organic insulating layer 114 are provided with a contact hole CH formed therethrough to expose a portion of the drain electrode DE. The pixel electrode PE is disposed on the organic insulating layer 114 and electrically connected to the drain electrode DE through the contact hole CH.
The second substrate 102 includes a second base substrate 115 and the common electrode CE disposed on the second base substrate 115.
The liquid crystal layer 116 is disposed between the first substrate 101 and the second substrate 102. The pixel electrode PE and the common electrode CE form the liquid crystal capacitor Clc using the liquid crystal layer 116 as a dielectric substance. The liquid crystal layer 116 controls the transmittance of light through the display panel according to voltages respectively applied to the pixel electrode PE and the common electrode CE.
Referring to
The data voltage is input to the data line DL and the data voltage has a polarity inverted that is every one frame time period. Because the data voltage is applied to the pixel electrode PE when the gate-on signal Von is input to the gate line GL, as shown in
In the first frame FT1, when the gate-on signal Von is applied to the gate line GL, the pixel electrode PE is charged with the data voltage that has been applied to the data line DL. Thus, the charged voltage in the pixel electrode PE gradually increases during the 1H time period to a first pixel voltage PV 1. The first pixel voltage PV 1, which is charged in the pixel electrode PE during the 1H time period in which the gate-on signal Von is input, is lowered by a kickback voltage Vk when the gate-off signal Voff is applied to the gate line GL, and thus the pixel electrode PE is charged with a second pixel voltage PV2. The kickback voltage Vk is generated by a parasitic capacitance between the pixel electrode PE and the gate line GL when the gate-on signal Von is changed to the gate-off voltage Voff. The second pixel voltage PV2 is maintained at its level until the second frame FT2 starts.
In the second frame FT2, when the gate-on signal Von is applied to the gate line GL, the charged voltage applied to the pixel electrode PE is changed to a third pixel voltage PV3 during the 1H time period. Because the data voltage input to the data line DL in the second frame FT2 has a polarity that is opposite to the polarity of the data voltage in the first frame FT1, the third pixel voltage PV3 has a polarity that is opposite to the polarity of the first pixel voltage PV1. During the second frame FT2, when the gate-off signal Voff is input to the gate line GL after the gate-on signal Von, the third pixel voltage PV3 charged in the pixel electrode PE is lowered by the kickback voltage Vk. Accordingly, the pixel electrode PE maintains a fourth pixel voltage PV4 until the fourth frame FT4 starts. In the third and fourth frames FT3 and FT4 the data voltage is applied to the pixel electrode PE as it was in the first and second frames FT1 and FT2.
As can be seen from
To remove the direct current bias voltage, the common voltage that is applied to the common electrode CE is inverted for every two frames. In particular, the voltage of the common electrode CE is gradually decreased to a second common voltage CV2 from a reference voltage Vref during the first frame FT1, and the voltage of the common electrode CE is gradually increased to a first common voltage CV1 from the second common voltage CV2 during the second and third frames FT2 and FT3 together. In addition, the voltage of the common electrode CE is gradually decreased to the reference voltage Vref from the first common voltage CV1 in the fourth frame FT4. As described above, when the common voltage applied to the common electrode CE is gradually decreased or increased across every two frames, a direct current bias voltage generated in earlier two frames may be offset by the direct current bias voltage generated in later two frames, because the direct current bias voltage generated in the earlier two frames has an opposite polarity to the polarity of direct current bias voltage generated in the later two frames. The first common voltage CV1 and the second common voltage CV2 have different polarities from each other with reference to the reference voltage Vref, but have the same absolute voltage level.
Although not shown in
As used herein, a first kickback voltage refers to a kickback voltage generated when a voltage corresponding to a white gray scale is applied as the data voltage and a second kickback voltage refers to the kickback voltage generated when a voltage corresponding to a black gray scale is applied as the data voltage. A voltage difference between the first common voltage and the reference voltage may be equal to or larger than the first kickback voltage and the second kickback voltage. Thus, the voltage difference between the first common voltage CV1 and the reference voltage Vref and the voltage difference between the second common voltage DV2 and the reference voltage Vref may be respectively equal to or larger than the first kickback voltage of about 1.28 volts and the second kickback voltage of about 1.72 volts.
The voltage difference between the first common voltage CV1 and the reference voltage Vref or the voltage difference between the second common voltage CV2 and the reference voltage Vref may be equal to or larger than a voltage difference between the first kickback voltage and the second kickback voltage. Accordingly, the voltage difference between the first common voltage and the reference voltage or the voltage difference between the second common voltage and the reference voltage may be equal to or larger than the voltage difference of about 0.43 volts (1.71 volts−1.28 volts) between the first kickback voltage and the second kickback voltage.
Referring to
The common voltage controller 141 receives the vertical start signal STV and the gate clock signal CPV among the gate control signals from the timing controller 150 to output common voltage control signals, such as, for example, a control clock signal SCL and a control data signal SDA. The common voltage generator 141, for example, may be a complex programmable logic device. The control clock signal SCL and the control data signal SDA are used to transmit data in a parallel two-port network.
The control clock signal SCL and the control data signal SDA have been shown as an example. The common voltage controller 141 may transmit the common voltage control signals using a variety of methods.
The common voltage output part 142 includes a receiver 146, a memory 149, a voltage data generator 147, and a common voltage generator 148.
The receiver 146 receives the control clock signal SCL and the control data signal SDA to output a common voltage control value CCV. In the case that the common voltage control signal includes, for example, 7-bit information, the common voltage control value CCV may include 7-bit information. The receiver 146, for example, may be an Inter-Integrated Circuit (I2C) that receives the data in the parallel two-port. The memory 149 stores a common voltage output value CCO corresponding to the common voltage control value CCV as common voltage data CCD.
The voltage data generator 147 receives the common voltage control value CCV and outputs the common voltage output value CCO corresponding to the common voltage control value CCV to the common voltage generator 148 with reference to the common voltage data CCD stored in the memory 149.
The common voltage generator 148 receives a driving voltage (e.g., an analog power source voltage) from an external device and outputs the common voltage Vcom corresponding to the common voltage output value CCO. To this end, although not shown in
According to
In addition, the circuit diagram needed to generate the common voltage shown in
Referring to
The common voltage Vcom applied to the common voltage CE is swung between the first common voltage CV1 and the second common voltage CV2 every four frames. In other words, the common voltage Vcom has the polarity inverted every two frames between the first common voltage CV1 and the second voltage CV2, and the common voltage Vcom is gradually increased or decreased after dividing the range between the first common voltage CV1 and the second common voltage CV2 into 128 steps.
Since the common voltage Vcom has the waveform repeated every four frames and is increased or decreased between the first and second common voltages CV1 and CV2 during two frames, the common voltage Vcom is increased or decreased in 64 steps between the first and second common voltages CV1 and CV2 during one frame. Thus, because the gate clock signal CPV has the high periods of about 1080 times during the first frame FT1 after a first high period of the vertical start signal STV starts, the voltage level of the common voltage Vcom may be increased or decreased by one step every time when the high period of the gate clock signal CPV occurs about 17 times (1080/64=16.875). For example, in the case that the first common voltage CV1 and the second common voltage CV2 is about 0.5 volts, the common voltage Vcom may be increased by about 8 mV (0.5/64=0.0078) whenever the high period of the gate clock signal CPV occurs about 17 times.
In other words, referring to
Thus, when the common voltage generator 140 increases or decreases the level of the common voltage Vcom by one step about every seventeenth time the high period of the gate clock signal CPV occurs, and controls the direction of variation of the common voltage Vcom whenever the high period of the vertical start signal STV occurs every two times, the common voltage Vcom may be swung every four frames with respect to the reference voltage Vref.
In
Referring to
Although the exemplary embodiments have been described, it is understood that the present disclosure should not be limited to these exemplary embodiments but various changes and modifications can be made by one ordinary skilled in the art within the spirit and scope of the present disclosure including the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2011-0039684 | Apr 2011 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5541619 | Hayashi et al. | Jul 1996 | A |
20040169627 | Hong | Sep 2004 | A1 |
20060114209 | Kim et al. | Jun 2006 | A1 |
20060238687 | Su | Oct 2006 | A1 |
20070001963 | Koma | Jan 2007 | A1 |
20070030231 | Lee et al. | Feb 2007 | A1 |
20070046604 | Tseng et al. | Mar 2007 | A1 |
20070075960 | Ito | Apr 2007 | A1 |
20070229447 | Takahara et al. | Oct 2007 | A1 |
20080001886 | Kim et al. | Jan 2008 | A1 |
20080055292 | Do et al. | Mar 2008 | A1 |
20080136801 | Shie | Jun 2008 | A1 |
20080180371 | Shie | Jul 2008 | A1 |
20080180419 | Tung et al. | Jul 2008 | A1 |
20080180589 | Woo et al. | Jul 2008 | A1 |
20080224980 | Senda et al. | Sep 2008 | A1 |
20080297538 | Cho et al. | Dec 2008 | A1 |
20090167659 | Kim et al. | Jul 2009 | A1 |
20090237340 | Park et al. | Sep 2009 | A1 |
20090284492 | Chino | Nov 2009 | A1 |
20120113084 | Yang et al. | May 2012 | A1 |
Number | Date | Country |
---|---|---|
1020050006431 | Jan 2005 | KR |
1020080076578 | Aug 2008 | KR |
Number | Date | Country | |
---|---|---|---|
20120274624 A1 | Nov 2012 | US |