This application claims the benefit of Taiwan application Serial No. 101141133, filed Nov. 6, 2012, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The invention relates to a display apparatus.
2. Description of the Related Art
When the first polarity data D+ written to the pixel 215(14) is different from the first polarity data D+ written the pixel 215(12), and the second polarity data D− written to the pixel 215(13) is the same as the second polarity data D− written to the pixel 215(11), a noise voltage is generated. While the first polarity data D+ and the second polarity data D− are respectively written to the pixels 215(13) and 215(14), other pixels may be activated as being controlled by the sub scan lines 214, such that the noise voltage becomes written into other pixels. Hence, a linear residual image 210 is displayed on the LCD panel 21, as shown in
The invention is directed to a display apparatus.
According to an aspect of the present invention, a display apparatus is provided. The display apparatus includes an LCD panel, a source driver, a gate driver and a timing controller. The LCD panel includes a first polarity data line, a second polarity data line, a main scan line, a sub scan line, a first pixel and a second pixel. The first pixel is coupled to the first polarity data line, the main scan line and the sub scan line. The second pixel is coupled to the second polarity data line, the main scan line and the sub scan line. The source driver outputs a first polarity data to the first polarity data line, and a second polarity data to the second polarity data line. The gate driver is coupled to the main scan line and the sub scan line. The timing controller controls the gate driver to alternatively output a main scan signal and a sub scan signal in every frame time. A time difference between the main scan signal and adjacent the sub scan signal is a delay time value. The main scan signal controls the first pixel to be written with the first polarity data and the second pixel to be written with the second polarity data.
According to another aspect of the present invention, a display apparatus is provided. The display apparatus includes an LCD panel, a source driver, a gate driver and a timing controller. The LCD panel includes a first polarity data line, a second polarity data line, a main scan line, a sub scan line, a first pixel and a second pixel. The first pixel is coupled to the first polarity data line, the main scan line and the sub scan line. The second pixel is coupled to the second polarity data line, the main scan line and the sub scan line. The source driver outputs a first polarity data to the first polarity data line, and a second polarity data to the second polarity data line. The gate driver is coupled to the main scan line and the sub scan line. The timing controller controls the gate driver to alternatively output a main scan signal and a sub scan signal in every frame time. A time difference between the main scan signal and adjacent the sub scan signal is a delay time value. The main scan signal controls the first pixel to be written with the first polarity data and the second pixel to be written with the second polarity data. A period that the sub scan signal enables the sub scan line is greater than a period that the main scan signal enables the main scan line.
The above and other aspects of the invention will become better understood with regard to the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
The LCD panel 11 includes first polarity data lines 111, second polarity data lines 112, main scan lines 113, sub scan lines 114, first pixels 115 and second pixels 116. The first pixels 115 are coupled to the first polarity data lines 111, the main scan lines 113 and the sub scan lines 114. The second pixels 116 are coupled to the second polarity data lines 112, the main scan lines 113 and the sub scan lines 114. The gate driver 12 is coupled to the main scan lines 113 and the sub scan lines 114. The source driver 13, coupled to the first polarity data line 111 and the second polarity data line 112, outputs first polarity data D+ to the first polarity data lines 111 and second polarity data D− to the second polarity data lines 112.
Referring to
Also referring to
The timing controller 14 controls the gate driver 12 to alternately output the main scan signal MS and the sub scan signal LCS in every frame time. A time difference between the main scan signal MS and adjacent the sub scan signal LCS is a delay time value. The main scan signal MS controls the first pixel 114 to write the first polarity data D+ to the first liquid crystal capacitor CA1 and the second liquid crystal capacitor CB1, and controls the second pixel 116 to write the second polarity data D− to the third liquid crystal capacitor CA2 and the fourth liquid crystal capacitor CB2. The sub scan signal LCS controls the first pixel 115 and the second pixel 116 to perform a charge distribution.
Referring to
The delay time value Δt in the frame time F(n+1) equals the delay time value DT1, which an activation time of six scan lines, for example. As the sub scan signal LCS and the main scan signal MS activate two rows of pixels at a time, at this point, the pixels activated by the sub scan signal LOS and the pixels activated by the main scan signal MS differ by a value of an activation time of 12 rows of scan lines. For example, when the second pixels 116 at the 24th row of the LCD panel 11 are controlled by the main scan signal MS to be written with the second polarity data D− in the frame time F(n+1), the first pixels 115 at the 11th row and the second pixels 116 at the 12th row are controlled by the sub scan signal LCS to perform a charge distribution in the frame time F(n+1).
The delay time value Δt in the frame time F(n+2) equals the delay time value DT2, which an activation time of seven scan lines, for example. As the sub scan signal LCS and the main scan signal MS activate two rows of pixels at a time, at this point, the pixels activated by the sub scan signal LCS and the pixels activated by the main scan signal MS differ by a value of an activation time of 14 rows of scan lines. For example, when the second pixels 116 at the 24th row of the LCD panel 11 are controlled by the main scan signal MS to be written with the second polarity data D− in the frame time F(n+2), the first pixels 115 at the 9th row and the second pixels 116 at the 10th row are controlled by the sub scan signal LCS to perform a charge distribution in the frame time F(n+2).
Next, the delay time value Δt in the frame time F(n+3) equals the delay time value DT3, which a activation time of eight scan lines, for example. As the sub scan signal LCS and the main scan signal MS activate two rows of pixels at a time, at this point, the pixels activated by the sub scan signal LCS and the pixels activated by the main scan signal MS differ by a value of an activation time of 16 rows of scan lines. For example, when the second pixels 116 at the 24th row of the LCD panel 11 are controlled by the main scan signal MS to be written with the second polarity data D− in the frame time F(n+3), the first pixels 115 at the 7th row and the second pixels 116 at the 8th row are controlled by the sub scan signal LCS to perform a charge distribution in the frame time F(n+3).
The noise voltage generated by data coupling writes different row pixels in different frame times. As such, the original single linear residual image is expanded into a linear residual image 110a, a linear residual image 110b, a linear residual image 110c and a linear residual image 110d. Since the brightness of the original single linear residual image is divided equal into four parts, the brightness of the residual images is relatively reduced so that human eyes may not perceive the existence of the residual images.
A liquid crystal delay time T1′ represents a period that the transmittance of the liquid crystals changes from 0 to 1%. The liquid crystal delay time T1′ equals 320 μm when the voltage change interval is 1V to 6V, 200 μm when the voltage change interval is 1V to 7V, and 60 μm when the voltage change interval is 1V to 8V.
When a frame rate of the LCD panel 11 is 120 Hz, an activation time of one scan line for resolutions 4K2K, FHD and HD is respectively 3.5 μm, 7 μm and 10 μm. When a frame rate of the LCD panel 11 is 60 Hz, an activation time of one scan line for resolutions 4K2K, FHD and HD is respectively 7 μm, 14 μm and 20 μm.
A maximum number of different delay time values is determined by 1% of the rising time of the LCD panel 11, i.e., the liquid crystal delay time T1′, For example, when the LCD panel 11 has a resolution of 4K2K and a frame rate f 120 Hz, the activation time of one scan line is approximately 3.5 μm. A quotient of 91 is obtained from dividing 320 μm by 3.5 μm, so that the maximum number of different delay time values is 91. In other words, the original single linear residual image may be expanded into a maximum of 91 linear residual images having reduced brightness.
Referring to
Referring to
Referring to
Referring to
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
101141133 | Nov 2012 | TW | national |