Display apparatus

Information

  • Patent Grant
  • 10680044
  • Patent Number
    10,680,044
  • Date Filed
    Thursday, April 2, 2015
    9 years ago
  • Date Issued
    Tuesday, June 9, 2020
    4 years ago
Abstract
A display apparatus includes a first substrate including an active area, a circuit area extending outwardly from the active area, and a cell seal area extending outwardly from the circuit area, a second substrate covering the first substrate, a sealing portion between the first substrate and the second substrate, the sealing portion covering at least a portion of the circuit area, a circuit line in the circuit area of the first substrate and electrically connected to a device in the active area of the first substrate, at least a portion of the sealing portion being on the circuit line, and a pixel definition layer between the sealing portion and the circuit line.
Description
CROSS-REFERENCE TO RELATED APPLICATION

Korean Patent Application No. 10-2014-0122934, filed on Sep. 16, 2014, in the Korean Intellectual Property Office, and entitled: “Display Apparatus,” is incorporated by reference herein in its entirety.


BACKGROUND

1. Field


One or more exemplary embodiments relate to display apparatuses.


2. Description of the Related Art


In general, display apparatuses, e.g., organic light-emitting display apparatuses including thin film transistors (TFTs), may be used in mobile apparatuses, e.g., smart phones, tablet personal computers (PCs), ultra-slim notebook computers, digital cameras, video cameras, or portable information terminal, and in electronic/electric products, e.g., ultra-thin televisions (TVs). Thus, they come into the spotlight.


For example, in an organic light-emitting display apparatus, a space between an upper substrate and a lower substrate has to be sealed to protect an organic light-emitting device from the outside thereof. To this end, a sealant is interposed between the upper substrate and the lower substrate. Energy is applied to melt the sealant, thereby joining the upper substrate and the lower substrate together. In this case, the structural strength of a sealed portion needs to be maintained.


SUMMARY

One or more exemplary embodiments include display apparatuses that may prevent deformation of a circuit area by foreign substances during a sealing process.


According to one or more exemplary embodiments, a display apparatus includes a first substrate including an active area, a circuit area extending outwardly from the active area, and a cell seal area extending outwardly from the circuit area, a second substrate covering the first substrate, a sealing portion between the first substrate and the second substrate, the sealing portion covering at least a portion of the circuit area, a circuit line in the circuit area of the first substrate and electrically connected to a device in the active area of the first substrate, at least a portion of the sealing portion being on the circuit line, and a pixel definition layer between the sealing portion and the circuit line.


A column portion may be disposed between the circuit line and a top surface of the pixel definition layer.


The pixel definition layer and the column portion may be united together.


A power line through which external power is applied may be included in the circuit area, and the circuit line may be electrically connected to the power line with a step difference therebetween.


A thin film transistor including a source electrode and a drain electrode may be disposed under the circuit line, and a planarization layer may be disposed between the circuit line and the thin film transistor.


The pixel definition layer may extend to an area in which the thin film transistor is disposed.


The column portion may be disposed on the thin film transistor.


A step portion may be disposed between the circuit line and the planarization layer.


The planarization layer and the step portion may be united together.


The step portion may be disposed on the thin film transistor.


The step portion may be a protrusion extending above the planarization layer, the circuit line being conformal on the step portion.


The pixel definition layer may completely separate the sealing portion from the circuit line.


The sealing portion may directly contact the pixel definition layer and the second substrate.


A height of the step portion may be determined according to a pressure that is applied to the circuit line in process of sealing the sealing portion.





BRIEF DESCRIPTION OF THE DRAWINGS

Features will become apparent to those of ordinary skill in the art by describing in detail exemplary embodiments with reference to the attached drawings, in which:



FIG. 1 illustrates a schematic plan view of a portion of a display apparatus according to embodiments;



FIG. 2 illustrates a cross-sectional view taken along line II-II′ of FIG. 1;



FIG. 3 illustrates a cross-sectional view of a portion of a display apparatus according to embodiments; and



FIG. 4 illustrates a cross-sectional view of a portion of a display apparatus according to embodiments.





DETAILED DESCRIPTION

Example embodiments will now be described more fully hereinafter with reference to the accompanying drawings; however, they may be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey exemplary implementations to those skilled in the art.


In the drawing figures, the dimensions of layers and regions may be exaggerated for clarity of illustration. It will also be understood that when a layer or element is referred to as being “on” another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present. Like reference numerals refer to like elements throughout.


As used herein, expressions such as “at least one of,” when preceding a list of elements, modify the entire list of elements and do not modify the individual elements of the list. In addition, although terms such as “first” and “second” may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to limit. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be understood that terms such as “comprise”, “include”, and “have”, when used herein, specify the presence of stated features, integers, steps, operations, elements, components, or combinations thereof, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, or combinations thereof.



FIG. 1 illustrates a schematic plan view of a display apparatus 1 according to an exemplary embodiment. FIG. 2 is a cross-sectional view of the display apparatus 1 taken along line II-II′ of FIG. 1.


In the present embodiment, an organic light-emitting display apparatus is described as an example of the display apparatus 1. However, exemplary embodiments are not limited thereto, and the display apparatus 1 may be any display apparatus that displays an image when a voltage is applied thereto, e.g., a liquid crystal display (LCD) apparatus, a field emission display (FED) apparatus, or an electronic paper display (EPD) apparatus.


Referring to FIGS. 1 and 2, the display apparatus 1 according to an exemplary embodiment may include a first substrate 101, a second substrate 102, an active area AA on the first substrate 101, a circuit area CA extending outward from the active area AA, and a cell seal area CSA extending outward from the circuit area CA.


In a display apparatus, in order to reduce a dead space, i.e., an area irrelevant to the active area displaying an image, a width of the cell seal area or a margin of a cutting area separating the first substrate into individual display devices may be reduced. However, when a width of a sealing portion in the cell seal area is reduced, an adhesive strength between the first substrate and the second substrate may be reduced.


Therefore, according to the present embodiment, in order to both reduce the dead space and increase the adhesive strength between the first substrate 101 and the second substrate 102, a sealing portion 500 may extend in the cell seal area CSA and in the circuit area CA, in which a signal line is disposed. Hereinafter, a detailed configuration will be described with reference to FIG. 2.


The first substrate 101 may be a flexible substrate, and may be formed of plastic having high heat resistance and high endurance. However, exemplary embodiments are not limited thereto, and the first substrate 101 may be formed of various materials, e.g., metal or glass.


A barrier layer 103 may be formed on the first substrate 101. The barrier layer 103 functions to smooth the surface of the first substrate 101 and to prevent penetration of moisture or outside air. The barrier layer 103 may include an inorganic layer, e.g., a silicon oxide layer, an organic layer, e.g., a polyimide layer, or a stack of the inorganic layer and the organic layer.


At least one thin film transistor TFT may be formed in the active area AA and the circuit area CA. The thin film transistor TFT may be provided in plurality. For example, a first thin film transistor TFT1 and a second thin film transistor TFT2 may be disposed in the active area AA and the circuit area CA, respectively. However, this is merely exemplary, and embodiments are not limited thereto.


The first thin film transistor TFT1 disposed in the active area AA includes a first semiconductor active layer 204, a first gate electrode 205, a first source electrode 206, and a first drain electrode 207. A first gate insulating layer 208 and a second gate insulating layer 209 may be interposed between the first gate electrode 205 and the first semiconductor active layer 204 for insulation therebetween.


The second thin film transistor TFT2 disposed in the circuit area CA includes a second semiconductor active layer 210, a second gate electrode 211, a second source electrode 212, and a second drain electrode 213. The gate insulating layer 208 may be interposed between the second gate electrode 211 and the second semiconductor active layer 210 for insulation therebetween.


Since the first thin film transistor TFT1 further includes the second gate insulating layer 209 between the first semiconductor active layer 204 and the first gate electrode 205, the first thin film transistor TFT1 has a thicker gate insulating layer than the second thin film transistor TFT2. When a thin film transistor includes a thick gate insulating layer, a driving range of a gate voltage applied to a gate electrode may be wide. For example, when the first thin film transistor TFT1 is a driving thin film transistor driving an organic light-emitting device OLED, a driving range of the first thin film transistor TFT1 may be widened so that light emitted from the organic light-emitting device OLED may have abundant gradation. Also, since the first gate electrode 205 of the first thin film transistor TFT1 and the second gate electrode 211 of the second thin film transistor TFT2 are formed in different layers, i.e., at different heights relative to the first substrate 101, more devices may be disposed in the same area because no interference is generated even when the first thin film transistor TFT1 and the second thin film transistor TFT2 are disposed to be adjacent to each other.


The first semiconductor active layer 204 and the second semiconductor active layer 210 may be formed on the barrier layer 103. The first semiconductor active layer 204 and the second semiconductor active layer 210 may include an organic semiconductor or an inorganic semiconductor, e.g., amorphous silicon or polysilicon. The first gate insulating layer 208 is formed on the barrier layer 103 and covers the first semiconductor active layer 204 and the second semiconductor active layer 210.


The second gate electrode 211 is formed on the first gate insulting layer 208, and may overlap a portion of the second semiconductor active layer 210. The second gate insulating layer 209 covers the second gate electrode 211. The first gate electrode 205 is formed on the second gate insulting layer 209, and may overlap a portion of the first semiconductor active layer 204. The first gate electrode 205 and the second gate electrode 211 include a single layer or multiple layers of, e.g., gold (Au), silver (Ag), copper (Cu), Ni, platinum (Pt), palladium (Pd), aluminum (Al), molybdenum (Mo), or chromium (Cr), or include an alloy, e.g., an Al:Nd (neodymium) alloy or an Mo:W (tungsten) alloy.


The first gate insulating layer 208 and the second gate insulating layer 209 include an inorganic layer, e.g., a silicon oxide layer, a silicon nitride layer, or a metal oxide layer. The first gate insulating layer 208 and the second gate insulating layer 209 may be formed of a single layer or multiple layers as described above.


An interlayer insulating layer 214 covers the first gate electrode 205. The interlayer insulating layer 214 may be formed of an inorganic layer, e.g., a silicon oxide layer or a silicon nitride layer. In an exemplary embodiment, the interlayer insulating layer 214 may be formed of an organic layer.


The first source electrode 206 and the first drain electrode 207 are formed on the interlayer insulating layer 214 and contact the first semiconductor active layer 204 through a contact hole. Also, the second source electrode 212 and the second drain electrode 213 are formed on the interlayer insulating layer 214 and contact the second semiconductor active layer 210 through a contact hole. The first source electrode 206, the second source electrode 212, the first drain electrode 207, and the second drain electrode 213 include a metal, an alloy, a metal nitride, a conductive metal oxide, or a transparent conductive material.


The thin film transistor TFT is not limited to the above-described structure and may have various other structures. For example, although the thin film transistor TFT has been described as having a top gate structure, the thin film transistor TFT may be formed to have a bottom gate structure in which the first gate electrode 205 is disposed under the first semiconductor active layer 204.


A capacitor 215 may be formed in the circuit area CA. A capacitor may be formed in the active region.


The capacitor 215 includes a first capacitor electrode 216, a second capacitor electrode 217, and the second gate insulating layer 209 interposed therebetween. The first capacitor electrode 216 may be formed of the same material as the second gate electrode 211, and the second capacitor electrode 217 may be formed of the same material as the first gate electrode 205.


A planarization layer 218 is formed on the interlayer insulating layer 214 to cover the first and second thin film transistors TFT1 and TFT2 and the capacitor 215. The planarization layer 218 removes a step difference of the thin film transistor TFT and planarizes the same to increase the light emission efficiency of the organic light-emitting device OLED to be formed thereon. The planarization layer 218 may have a through hole for exposing a portion of the first drain electrode 207.


The planarization layer 218 may be formed of an insulating material. For example, the planarization layer 218 may be formed of a single layer structure or of a multilayer structure of, e.g., an inorganic material, an organic material, or an organic/inorganic compound, and may be formed by various deposition methods. In an exemplary embodiment, the planarization layer 218 may be formed of an organic material, e.g., a polyacrylate resin, an epoxy resin, or benzocyclobutene (BCB), or an inorganic material, e.g., silicon nitride (SiNx). However, exemplary embodiments are not limited thereto, and any one of the planarization layer 218 and the interlayer insulating layer 214 may be omitted.


The organic light-emitting device OLED is formed on the planarization layer 218. The organic light-emitting device OLED includes a first electrode 219, an intermediate layer 220 including an organic emission layer, and a second electrode 221.


A pixel definition layer 222 covers a portion of the first electrode 219 and the planarization layer 218, and defines a pixel area (PA) and a non-pixel area (NPA). The pixel definition layer 222 is formed of an organic material or an inorganic material. For example, the pixel definition layer 222 may be formed of an organic material, e.g., polyimide, polyamide, benzocyclobutene, an acryl resin, or a phenol resin, or an inorganic material, e.g., SiNx. The pixel definition layer 222 may include a single layer or multiple layers.


Holes and electrons injected from the first electrode 219 and the second electrode 221 of the organic light-emitting device OLED may be combined in the organic emission layer of the intermediate layer 220 to generate light. For example, the intermediate layer 220 may include the organic emission layer. In another example, the intermediate layer 122 includes the organic emission layer and may further include at least one of a hole injection layer (HIL), a hole transport layer (HTL), an electron transport layer (ETL), and an electron injection layer (EIL). However, exemplary embodiments are not limited thereto, and the intermediate layer 220 includes the organic emission layer and may further include various other functional layers.


The second electrode 221 may be formed on the intermediate layer 220. The second electrode 221 may form an electric field with the first electrode 219 so that light may be emitted from the intermediate layer 220. The first electrode 219 may be patterned in each pixel, and the second electrode 221 may be formed to apply a common voltage to all pixels.


The first electrode 219 and the second electrode 221 may have a transparent electrode or a reflective electrode. The first electrode 219 may function as an anode and may be formed of various conductive materials. The first electrode 219 may be formed as a transparent electrode or a reflective electrode.


For example, when the first electrode 219 is used as a transparent electrode, the first electrode 219 includes a transparent conductive layer of, e.g., indium tin oxide (ITO), indium zinc oxide (IZO), zinc oxide (ZnO), or indium oxide (In2O3). When the first electrode 219 is used as a reflective electrode, the first electrode 219 may be formed by forming a reflective layer of, e.g., gold (Ag), magnesium (Mg), aluminum (Al), platinum (Pt), palladium (Pd), silver (Ag), nickel (Ni), neodymium (Nd), iridium (Ir), chromium (Cr), or any compound thereof, and then forming a transparent conductive layer of, e.g., ITO, IZO, ZnO, or In2O3 on the reflective layer.


The second electrode 221 may function as a cathode. Like the first electrode 219, the second electrode 221 may be formed as a transparent electrode or a reflective electrode.


For example, when the second electrode 221 is used as a transparent electrode, the second electrode 221 may be formed by depositing a metal having a low work function, e.g., Li, Ca, LiF/Ca, LiF/Al, Al, Mg, or any compound thereof, on the intermediate layer 220, and then forming a transparent conductive layer of, e.g., ITO, IZO, ZnO, or In2O3 on the metal or the metal compound. When the second electrode 221 is used as a reflective electrode, the second electrode 221 may be formed of e.g., Li, Ca, LiF/Ca, LiF/Al, Al, Mg, or any compound thereof.


The first electrode 219 may function as an anode, and the second electrode 221 may function as a cathode. However, exemplary embodiments are not limited thereto. For example, the first electrode 219 may function as a cathode, and the second electrode 221 may function as an anode.


A spacer 234 may be disposed in the non-pixel area (NPA). The spacer 234 may be disposed between the first substrate 101 and the second substrate 102 to maintain the distance between the first substrate 101 and the second substrate 102. By disposing the spacer 234, the display characteristics may not be degraded by an external impact. The spacer 234 may be formed on the pixel definition layer 222 to protrude from the pixel definition layer 222 toward the second substrate 102. The second electrode 221 may be formed on the spacer 234, e.g., the second electrode 221 may be formed conformally on the intermediate layer 220 and the spacer 234.


Various circuit patterns may be formed in the circuit area CA. For example, a power supply pattern, an electrostatic prevention pattern, and various other circuit patterns may be formed in the circuit area CA.


In an exemplary embodiment, a circuit line 223 is formed in the circuit area CA. The circuit line 223 may be formed on the planarization layer 218. The circuit line 223 may be formed of the same material as the first electrode 219. The circuit line 223 may be electrically connected to the second electrode 221 of the organic light-emitting device OLED.


The circuit line 223 is connected to the power line 224. The power line 224 may be formed on the interlayer insulating layer 214. The power line 224 may be formed of the same material as the first source electrode 206, the second source electrode 212, the first drain electrode 207, and the second drain electrode 213. External power may be applied through the power line 224.


The second substrate 102 is joined onto the first substrate 101. The second substrate 102 may prevent, e.g., protect, the organic light-emitting device OLED and other thin films from external moisture or oxygen. The second substrate 102 may be, e.g., a glass substrate having rigidity, a polymer substrate, or a flexible film. The second substrate 102 may have a structure in which an organic layer and an inorganic layer are alternately stacked.


The sealing portion 500 is installed between the first substrate 101 and the second substrate 102. The sealing portion 500 includes a first sealing portion 501 that is formed on the cell seal area CSA, and a second sealing portion 502 that is formed on the circuit area CA and extends from the first sealing portion 501. The first sealing portion 501 and the second sealing portion 502 may be united together. For example, the first and second sealing portions 501 and 502 may be a single, seamless structure, and the reference to the first and second sealing portions 501 and 502 is made merely to facilitate description of the sealing portion 500 with respect to the cell seal area CSA and the circuit area CA.


The first sealing portion 501 is formed in the cell seal area CSA. For example, as illustrated in FIG. 2, lower and upper surfaces of the first sealing portion 501 may directly contact the first and second substrates 101 and 102, respectively. The first sealing portion 501 may be disposed around the circuit area CA, e.g., the first sealing portion 501 may be disposed around the second sealing portion 502.


The second sealing portion 502 is formed in the circuit area CA. For example, as illustrated in FIG. 2, the second sealing portion 502 extends continuously from the first sealing portion 501 into the circuit area CA to at least partially overlap the first and second substrates 101 and 102, e.g., the second sealing portion 502 may overlap and directly contact the second substrate 102 and a power line 224. As described above, in order to reduce dead space while maintaining adhesion, at least a portion of the second sealing portion 502 directly contacts the power line 224 and a portion of the pixel definition layer 222, i.e., a first portion 250 of the pixel definition layer 222, in the circuit area CA.


For example, the second sealing portion 502 includes a first portion formed on the power line 224, a second portion formed on a portion of the pixel definition layer 222, and a third portion (D) formed on the circuit line 223. For example, the first portion of the second sealing portion 502 may extend from the first sealing portion 501 to be, e.g., directly, on the power line 224 and to contact a lateral surface of the portion of the pixel definition layer 222 facing the cell seal area CSA. For example, the second portion of the second sealing portion 502 may extend from the first portion of the second sealing portion 502 to be, e.g., directly, on the portion of the pixel definition layer 222, i.e., the first pixel definition layer 250, in the circuit area CA. For example, the third portion of the second sealing portion 502 may extend from the second portion of the second sealing portion 502 toward the active area AA to be on the circuit line 223.


The first portion, the second portion, and the third portion of the second sealing portion 502 may be united together. For example, the first through third portions of the second sealing portion 502 may be integral with each other to define a single, seamless structure surrounding the portion of the pixel definition layer 222 in the circuit area CA.


The sealing portion 500 including the first sealing portion 501 and the second sealing portion 502 includes glass frit. The glass frit includes glass powder and oxide powder. A gel-type paste is generated by adding an organic material to the glass fit including the oxide powder, and a laser is used to sinter the glass frit at a temperature range of about 300° C. to about 500° C. Accordingly, the organic material evaporates, and the gel-type paste may be hardened into solid fit.


In this case, if high-temperature heat caused by the sintering of the glass fit is transferred to the second sealing portion 502 extending to the circuit area CA in order to reduce a dead space, as described above, defects may be generated in the circuit area CA when foreign substances are potentially disposed under the glass frit. For example, if foreign substances were to be under the second sealing portion 502 during sintering thereof, the foreign substances could apply a downward pressure oriented from the second substrate 102 toward the first substrate 101. Accordingly, a portion of the circuit line 223, i.e., a portion having a width D in FIG. 2, could be deformed toward the first substrate 101, and an electrical short could be generated in the circuit line 223, e.g., when the circuit line 223 contacts the second source electrode 212 or the second drain electrode 213 of the second thin film transistor TFT2, as a deformation degree increases. Therefore, a separate buffer member may be formed in the circuit area CA, e.g., the portion of the pixel definition layer in the circuit area CA between the circuit line 223 and the second sealing portion 502, as will be described in detail with reference to FIG. 3.



FIG. 3 illustrates a cross-sectional view of a portion of a display apparatus according to an exemplary embodiment. Since a detailed configuration of the display apparatus in FIG. 3 is substantially identical to the configuration illustrated in FIG. 2, redundant descriptions thereof will be omitted herein.


Referring to FIG. 3, the first pixel definition layer 250 extending across the circuit line 223 and the power line 224, and a second pixel definition layer 252 extending to the third portion (D) of the second sealing portion 502 are disposed on the circuit line 223. That is, as illustrated in FIG. 3, a portion of the pixel definition layer 222 in the circuit area CA includes the first pixel definition layer 250, e.g., substantially the same as the portion of the pixel definition layer 222 in the circuit area CA illustrated in FIG. 2, and the second pixel definition layer 252 extending on the circuit line 223 from the first pixel definition layer 250 toward the active area AA. For example, the second pixel definition layer 252 extends across a top surface of the circuit line 223 to overlap a region in which the second thin film transistor TFT2 is formed. For example, the second pixel definition layer 252 may be formed of the same material and in the same process as the first pixel definition layer 250. For example, the second pixel definition layer 252 extends from the first pixel definition layer 250 toward the active area AA to a same distance as the second sealing portion 502.


In detail, the second pixel definition layer 252 may be disposed on the circuit line 223 to function as a buffer member. For example, the second pixel definition layer 252 may, e.g., completely, separate the second sealing portion 502 from the circuit line 223. For example, since the second pixel definition layer 252 is disposed to cover the circuit line 223 at the third portion (D) of the second sealing portion 502 (at which the second thin film transistor TFT2 is disposed), it is possible to prevent a direct contact between a foreign substance, which may be generated in the process of forming the second sealing portion 502, and the circuit line 223 formed at the third portion (D). In addition, since the second pixel definition layer 252 may absorb a downward pressure caused by the foreign substance that may be generated in the process of forming the second sealing portion 502, the second pixel definition layer 252 may function as a buffer member to prevent the deformation of the circuit line 223. Accordingly, a contact between the circuit line 223 and a second source electrode 212 or a second drain electrode 213 of the second thin film transistor TFT2 may be prevented, thereby preventing an electrical short between the circuit line 223 and the second source electrode 212 (or the second drain electrode 213).


A column portion 251 as an additional buffer member may be disposed on the second pixel definition layer 252, e.g., the column portion 251 may be formed in the third region of the second sealing portion 502 on the second pixel definition layer 252. The column portion 251 may be formed of a photosensitive material in a body with the second pixel definition layer 252 through a photo process or a photolithography process. That is, the second pixel definition layer 252 and the column portion 251 may be simultaneously formed, e.g., to be integral with each other, by controlling an exposure amount in an exposure process by using a half-tone mask.


The column portion 251 may be disposed on the second pixel definition layer 252 to function as a buffer member. For example, since the column portion 251 is disposed on the second pixel definition layer 252 disposed at the third portion (D) of the second sealing portion 502, the column portion 251 may absorb a downward pressure caused by foreign substances that may be generated in the process of forming the second sealing portion 502. Thus, the column portion 251 may function as a buffer member to prevent the deformation of the circuit line 223. That is, both the second pixel definition layer 252 and the column portion 251 may prevent the deformation of the circuit line 223 by absorbing a force applied by foreign substances that may be generated in the process of joining a first substrate 101 and a second substrate 102 together by laser sealing. Accordingly, a contact between the circuit line 223 and the second source electrode 212 or the second drain electrode 213 of the second thin film transistor TFT2 may be prevented, thereby preventing an electrical short therebetween.


In the present embodiment, the column portion 251 is described as being disposed in the third portion (D) of the second sealing portion 502 on the second pixel definition layer 252. However, exemplary embodiments are not limited thereto. For example, when the circuit line 223 overlaps, i.e., is above, the thin film transistor TFT, the column portion 251 may be disposed, e.g., directly, on a portion of the circuit line 223 at which the thin film transistor TFT is disposed, in order to prevent the deformation of the circuit line 223.



FIG. 4 illustrates a cross-sectional view schematically illustrating a portion of a display apparatus 1 according to another exemplary embodiment. Since a detailed configuration of the display apparatus illustrated in FIG. 4 is substantially identical to the configuration illustrated in FIG. 2, redundant descriptions thereof will be omitted herein.


Referring to FIG. 4, a step portion 253 having a predetermined height may be formed in the planarization layer 218 under the circuit line 223. The step portion 253 may be formed in a body, i.e., integrally, with the planarization layer 218 through a photo process or a photolithography process. That is, the step portion 253 may be formed simultaneously with the planarization layer 218 by controlling an exposure amount in an exposure process by using a half-tone mask.


The step portion 253 may be disposed under the circuit line 223 to function as a buffer member. For example, since the step portion 253 is disposed under the circuit line 223 at a region corresponding to, i.e., overlapping, the third portion (D) of the second sealing portion 502, the step portion 253 may absorb a downward pressure caused by foreign substances generated in the process of forming the second sealing portion 502. Thus, the step portion 253 may function as a buffer member to prevent the deformation of the circuit line 223. Accordingly, since contact between the circuit line 223 and the second source electrode 212 or the second drain electrode 213 of the second thin film transistor TFT2 may be prevented, an electrical short between the circuit line 223 and the second source electrode 212 (or the second drain electrode 213) may be prevented.


In the present embodiment, the step portion 253 is described as being disposed to overlap and extend toward the third portion (D) of the second sealing portion 502, and as having a predetermined height h. However, exemplary embodiments are not limited thereto. For example, when the circuit line 223 disposed on the thin film transistor TFT overlaps the step portion 253 to minimize deformation, the height h of the step portion 253 may be adjusted, e.g., increase, in proportion to a buffering degree that is required between a top surface of the planarization layer 218 and a second substrate 102.


As described above, according to the one or more of the above exemplary embodiments, a display apparatus may include a buffer on a portion of a circuit line overlapping a thing film transistor in a circuit area. As such, the buffer may prevent the deformation of a circuit area, e.g., potentially caused by foreign substances during a sealing process.


Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. In some instances, as would be apparent to one of ordinary skill in the art as of the filing of the present application, features, characteristics, and/or elements described in connection with a particular embodiment may be used singly or in combination with features, characteristics, and/or elements described in connection with other embodiments unless otherwise specifically indicated. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.

Claims
  • 1. A display apparatus, comprising: a first substrate including an active area, a circuit area extending around the active area, and a cell seal area extending around the circuit area;a second substrate covering the first substrate;a sealing portion between the first substrate and the second substrate in the cell seal area and in at least one portion of the circuit area, the sealing portion being outside the active area, and the sealing portion contacting the second substrate;a thin film transistor in the circuit area, the thin film transistor including an insulating layer between a gate electrode and source/drain electrodes, and the insulating layer extending from the circuit area to the cell seal area;a circuit line in the circuit area of the first substrate and electrically connected to a device in the active area of the first substrate, at least a portion of the sealing portion being on the circuit line;a pixel definition layer between the sealing portion and the circuit line; anda power line in the circuit area connected to an external power source, the power line being between the first substrate and the circuit line, and the circuit line being directly on and electrically connected to the power line, the power line being directly on an uppermost surface of the insulating layer in the circuit area and the pixel definition layer covering a portion of the power line in contact with the circuit line,wherein a bottom surface of the sealing portion that faces the first substrate directly contacts the pixel definition layer, a second portion of the power line in the circuit area, and the uppermost surface of the insulating layer in the cell seal area.
  • 2. The display apparatus as claimed in claim 1, further comprising a column portion between the second substrate and a top surface of the pixel definition layer, a topmost portion of the column portion extending to a same height as a topmost surface of the sealing portion.
  • 3. The display apparatus as claimed in claim 2, wherein the pixel definition layer and the column portion are united together, the pixel definition layer and the column portion directly contacting each other.
  • 4. The display apparatus as claimed in claim 1, wherein the sealing portion overlaps a top of the thin film transistor, and the insulating layer has a substantially uniform thickness in the circuit area and the cell seal area.
  • 5. The display apparatus as claimed in claim 4, further comprising: a planarization layer between the circuit line and the thin film transistor,wherein the circuit line is a separate element from the thin film transistor, and a portion of the circuit line is between the pixel definition layer and the thin film transistor.
  • 6. The display apparatus as claimed in claim 5, wherein the pixel definition layer overlaps the thin film transistor.
  • 7. The display apparatus as claimed in claim 6, further comprising a column portion on the pixel definition layer, the column portion overlapping the thin film transistor.
  • 8. The display apparatus as claimed in claim 5, further comprising a step portion between the circuit line and the planarization layer.
  • 9. The display apparatus as claimed in claim 8, wherein the planarization layer and the step portion are united together.
  • 10. The display apparatus as claimed in claim 8, wherein the step portion is on the thin film transistor.
  • 11. The display apparatus as claimed in claim 8, wherein the step portion is a protrusion extending above the planarization layer, the circuit line being conformal on the step portion.
  • 12. The display apparatus as claimed in claim 1, wherein the sealing portion is in direct contact with the second substrate in the cell seal area and in the circuit area, the sealing portion being completely external to the active area and filling a space between the pixel definition layer and the second substrate.
  • 13. The display apparatus as claimed in claim 4, further comprising a planarization layer completely covering the thin film transistor, the planarization layer electrically separating between the circuit line and source/drain of the thin film transistor.
  • 14. The display apparatus as claimed in claim 4, wherein the circuit line includes a first segment directly on the power line, and a second segment extending conformally on a planarization layer from the first segment toward the device in the active area, the second segment having a step shape, and the device being an organic light-emitting device.
  • 15. The display apparatus as claimed in claim 1, wherein the sealing portion is directly on two different surfaces of the pixel definition layer, the sealing portion being on an upper surface of the pixel definition layer and on an upper surface of the circuit line.
  • 16. The display apparatus as claimed in claim 1, wherein a length of a first portion of the sealing portion in direct contact with the insulating layer in the cell seal area is longer than a length of a second portion of the sealing portion in direct contact with the power line in the circuit area.
  • 17. The display apparatus as claimed in claim 1, wherein an upper surface of the circuit line overlaps the power line and is in direct contact with the pixel definition layer.
  • 18. The display apparatus as claimed in claim 1, wherein the sealing portion covers the at least one portion of the circuit area.
  • 19. The display apparatus as claimed in claim 1, wherein the sealing portion includes frit, and the pixel definition layer includes an organic material.
  • 20. The display apparatus as claimed in claim 1, wherein the bottom surface of the sealing portion directly contacts the second portion of the power line in the circuit area along a direction orthogonal to a top surface of the first substrate.
  • 21. A display apparatus, comprising: a first substrate including an active area, a circuit area extending around the active area, and a cell seal area extending around the circuit area;a second substrate covering the first substrate;a sealing portion between the first substrate and the second substrate in the cell seal area and in at least one portion of the circuit area, the sealing portion being outside the active area, and the sealing portion contacting the second substrate;a thin film transistor in the circuit area, the thin film transistor including an insulating layer between a gate electrode and source/drain electrodes, and the insulating layer extending from the circuit area to the cell seal area;a circuit line in the circuit area of the first substrate and electrically connected to a device in the active area of the first substrate, at least a portion of the sealing portion being on the circuit line;a pixel definition layer between the sealing portion and the circuit line; anda power line in the circuit area connected to an external power source, the power line being between the first substrate and the circuit line, and the circuit line being directly on and electrically connected to the power line,wherein a bottom surface of the sealing portion that faces the first substrate directly contacts the pixel definition layer and the power line in the circuit area and directly contacts an uppermost surface of the insulating layer in the cell seal area, andwherein the pixel definition layer completely separates the sealing portion from the circuit line, the pixel definition layer being directly between the sealing portion and the circuit line.
  • 22. A display apparatus, comprising: a first substrate including an active area, a circuit area extending around the active area, and a cell seal area extending around the circuit area;a second substrate covering the first substrate;a sealing portion between the first substrate and the second substrate in the cell seal area and in at least one portion of the circuit area, the sealing portion being outside the active area, and the sealing portion contacting the second substrate;a thin film transistor in the circuit area, the thin film transistor including an insulating layer between a gate electrode and source/drain electrodes, and the insulating layer extending from the circuit area to the cell seal area;a circuit line in the circuit area of the first substrate and electrically connected to a device in the active area of the first substrate, at least a portion of the sealing portion being on the circuit line;a pixel definition layer between the sealing portion and the circuit line;a column portion between the second substrate and a top surface of the pixel definition layer, a topmost portion of the column portion extending to a same height as a topmost surface of the sealing portion; anda power line in the circuit area connected to an external power source, the power line being between the first substrate and the circuit line, and the circuit line being directly on and electrically connected to the power line,wherein a bottom surface of the sealing portion that faces the first substrate directly contacts the pixel definition layer and the power line in the circuit area and directly contacts an uppermost surface of the insulating layer in the cell seal area, andwherein the pixel definition layer and the column portion are united together, the pixel definition layer and the column portion directly contacting each other.
Priority Claims (1)
Number Date Country Kind
10-2014-0122934 Sep 2014 KR national
US Referenced Citations (160)
Number Name Date Kind
6031593 Morikawa Feb 2000 A
6067134 Akiyama May 2000 A
6069443 Jones May 2000 A
6274887 Yamazaki Aug 2001 B1
6359606 Yudasaka Mar 2002 B1
6380687 Yamazaki Apr 2002 B1
6420834 Yamazaki Jul 2002 B2
6506636 Yamazaki Jan 2003 B2
6531713 Yamazaki Mar 2003 B1
6559594 Fukunaga May 2003 B2
6572987 Seo Jun 2003 B2
6593691 Nishi Jul 2003 B2
6605826 Yamazaki Aug 2003 B2
6614076 Kawasaki Sep 2003 B2
6664732 Yamazaki Dec 2003 B2
6690033 Yamazaki Feb 2004 B2
6706544 Yamazaki Mar 2004 B2
6740190 Takase May 2004 B2
6788278 Aoki Sep 2004 B2
6798132 Satake Sep 2004 B2
6822264 Yamazaki Nov 2004 B2
6830994 Mitsuki Dec 2004 B2
6900462 Suzawa May 2005 B2
6958490 Okamoto Oct 2005 B2
6965195 Yamazaki Nov 2005 B2
6992332 Yamazaki Jan 2006 B2
7037157 Murakami May 2006 B2
7045822 Tsuchiya May 2006 B2
7045861 Takayama May 2006 B2
7064482 Park Jun 2006 B2
7097916 Seo Aug 2006 B2
7098069 Yamazaki Aug 2006 B2
7129623 Chou et al. Oct 2006 B2
7154218 Murakami Dec 2006 B2
7158104 Koyama Jan 2007 B2
7196465 Park Mar 2007 B2
7221095 Yamazaki May 2007 B2
7230271 Yamazaki Jun 2007 B2
7230593 Nakanishi Jun 2007 B2
7303635 Yamaguchi Dec 2007 B2
7332858 Nomura Feb 2008 B2
7423373 Sakakura Sep 2008 B2
7452257 Tsuchiya Nov 2008 B2
7473928 Yamazaki Jan 2009 B1
7474375 Kwak Jan 2009 B2
7486368 Sakakura Feb 2009 B2
7538488 Kwak May 2009 B2
7541734 Yamazaki Jun 2009 B2
7550772 Toyota Jun 2009 B2
7592207 Nakamura Sep 2009 B2
7611965 Suzuki Nov 2009 B2
7619258 Tsuchiya Nov 2009 B2
7619286 Park Nov 2009 B2
7671369 Yamazaki Mar 2010 B2
7679284 Kubota Mar 2010 B2
7701132 Oh Apr 2010 B2
7728510 Oh Jun 2010 B2
7750999 Park Jul 2010 B2
7753751 Yamazaki Jul 2010 B2
7775845 Fukase Aug 2010 B2
7791270 Tsuchiya Sep 2010 B2
7817227 Lee Oct 2010 B2
7839081 Kubota Nov 2010 B2
7863612 Sato Jan 2011 B2
7872255 Yoshinaga Jan 2011 B2
7893614 Kang Feb 2011 B2
7928654 Tsuchiya Apr 2011 B2
7968453 Tanaka Jun 2011 B2
7977678 Yamazaki Jul 2011 B2
7989812 Yamazaki Aug 2011 B2
7990060 Ahn Aug 2011 B2
7994711 Nakamura Aug 2011 B2
8026667 Kwak Sep 2011 B2
8044574 Yamazaki et al. Oct 2011 B2
8076844 Oda Dec 2011 B2
8093603 Jung Jan 2012 B2
8120249 Choi Feb 2012 B2
8164252 Lee Apr 2012 B2
8164257 Choi Apr 2012 B2
8188475 Lee May 2012 B2
8217396 Yamazaki Jul 2012 B2
8218111 Kim Jul 2012 B2
8222809 Lee Jul 2012 B2
8253320 Nakanishi Aug 2012 B2
8253327 Ibe et al. Aug 2012 B2
8283859 Amano Oct 2012 B2
8304300 Sakata Nov 2012 B2
8323065 Kwon Dec 2012 B2
8350466 Murakami Jan 2013 B2
8357021 Sakakura Jan 2013 B2
8362469 Suh Jan 2013 B2
8368299 Kim Feb 2013 B2
8395569 Min Mar 2013 B2
8415881 Satake Apr 2013 B2
8432334 Bang Apr 2013 B2
8441185 Kuwabara May 2013 B2
8445915 You May 2013 B2
8455873 Yamazaki Jun 2013 B2
8526216 Asami Sep 2013 B2
8536580 Kang Sep 2013 B2
8587194 Lee Nov 2013 B2
8593595 Park Nov 2013 B2
8599177 Koyama Dec 2013 B2
8604501 Yun Dec 2013 B2
8618546 Jeong Dec 2013 B2
8629448 Kang Jan 2014 B2
8703399 Kim Apr 2014 B2
8716933 Yamazaki May 2014 B2
8772783 Hirosue Jul 2014 B2
8836213 Kim Sep 2014 B2
8853702 Jin Oct 2014 B2
8890151 Hong Nov 2014 B2
8912547 Matsukura Dec 2014 B2
8981364 Hong Mar 2015 B2
8988623 Koyama Mar 2015 B2
8994634 Jo Mar 2015 B2
9001302 Kim Apr 2015 B2
9012949 Yamazaki Apr 2015 B2
9065073 Choi Jun 2015 B2
9076990 Nakamura Jul 2015 B2
9147718 Kim Sep 2015 B2
9153631 Sung et al. Oct 2015 B2
9178174 Uesugi Nov 2015 B2
9236495 Seo Jan 2016 B2
9281494 Lee Mar 2016 B2
9312319 Lee et al. Apr 2016 B2
9362531 Hong Jun 2016 B2
9412801 Choi Aug 2016 B2
9478598 Ono Oct 2016 B2
9494833 Yamazaki Nov 2016 B2
9502683 Hong Nov 2016 B2
9570702 Hong Feb 2017 B2
9600111 Hong Mar 2017 B2
9780328 Hong Oct 2017 B2
9825253 Cho Nov 2017 B2
9882163 Park Jan 2018 B2
9905809 Seo Feb 2018 B2
10134996 Seo Nov 2018 B2
20010053559 Nagao Dec 2001 A1
20020149730 Jeong et al. Oct 2002 A1
20030132927 Ouchi Jul 2003 A1
20050048706 Shimomura Mar 2005 A1
20060060850 Kwak Mar 2006 A1
20060088951 Hayashi Apr 2006 A1
20080063949 Inoue Mar 2008 A1
20080277666 Jeon Nov 2008 A1
20120043880 Lee Feb 2012 A1
20120075781 Koh et al. Mar 2012 A1
20120181544 Lee Jul 2012 A1
20120249937 Kim Oct 2012 A1
20130049003 Choi Feb 2013 A1
20130069067 Youn Mar 2013 A1
20130069853 Choi Mar 2013 A1
20130248867 Kim Sep 2013 A1
20130299790 Kang Nov 2013 A1
20130300775 Choi Nov 2013 A1
20140027729 So et al. Jan 2014 A1
20150179099 Go Jun 2015 A1
20150236297 Hong Aug 2015 A1
20160104863 Park Apr 2016 A1
Foreign Referenced Citations (7)
Number Date Country
2002-0069737 Sep 2002 KR
10-2003-0001572 Jan 2003 KR
10-2011-0041321 Apr 2011 KR
10-2012-0017928 Feb 2012 KR
10-2012-0031366 Apr 2012 KR
10-2014-0013521 Feb 2014 KR
10-2014-0015037 Feb 2014 KR
Non-Patent Literature Citations (1)
Entry
U.S. Office Action dated Jan. 11, 2018 corresponding U.S. Appl. No. 15/616,580.
Related Publications (1)
Number Date Country
20160079324 A1 Mar 2016 US