Claims
- 1. An apparatus for controlling a plurality of memory planes during a writing operation for a display control apparatus of a graphic system having a common data bus carrying data from a central processing unit producing a write designating signal and a plane designating signal, said apparatus comprising:
- a plurality of memory planes for storing color image data using a single address signal transmitted from the central processing unit;
- a plurality of plane designating units, corresponding and connected to said memory planes, for selectively applying a write enable signal to all said memory planes in dependence on the write designating signal and the plane designating signal, each plane designating unit comprising gate means for receiving the plane designating signal and the write designating signal and when both the plane designating signal and the write designating signal are received said gate means outputs the write enable signal;
- a plurality of interface units, corresponding and connected to said memory planes and the common data bus, for selectively connecting said memory planes to the common data bus to write said color image data therein;
- a plurality of interface control units, corresponding and connected to said interface units, for controlling the turning on or off of the corresponding interface units;
- predetermined data means, connected to at least one memory plane disconnected from said common data bus, for applying, to the at least one memory plane disconnected from said common data bus, predetermined data which is inverted compared to said color image data written into said memory plane connected to said common data bus; and
- the at least one memory plane connected to said common data bus and the at least one memory plane disconnected from said common data bus being set to a write enable state by the write enable signal transmitted from a corresponding plane designating unit and when said color image data from said common data bus is written into the at least one connected memory plane, the at least one memory plane disconnected from said common data bus having written therein simultaneously the predetermined data transmitted from said predetermined data means.
- 2. An apparatus as claimed in claim 1, wherein said memory planes comprise four memory planes, three for storing color data and one for storing intensity data.
- 3. An apparatus as claimed in claim 1, wherein the central processing unit is connected to said plane designating units through the common data bus, and wherein said memory planes and said plane designating units are connected in series to said central processing unit.
- 4. An apparatus as claimed in claim 1, wherein the central processing unit is connected to said interface units through the common data bus, and wherein said memory planes and said interface units are connected in series to said central processing unit.
- 5. An apparatus as claimed in claim 1, wherein the central processing unit is connected to said interface control units through the common data bus, and said interface control units are each connected between said interface units and said central processing unit.
- 6. An apparatus for controlling a plurality of memory planes during a writing operation for a display control apparatus of a graphic system having a common data bus carrying data from a central processing unit producing a write designating signal and a plane designating signal, said apparatus comprising:
- a plurality of memory planes for storing color image data using a single address signal transmitted from the central processing unit;
- a plurality of plane designating units, corresponding and connected to said memory planes, for selectively applying a write enable signal to all said memory planes in dependence on the write designating signal and the plane designating signal;
- a plurality of interface units, corresponding and connected to said memory planes and the common data bus, for selectively connecting said memory planes to the common data bus to write said color image data therein:
- a plurality of interface control units, corresponding and connected to said interface units, for controlling the turning on or off of the corresponding interface units;
- predetermined data means, connected to at least one memory plane disconnected from said common data bus, for applying, to the at least one memory plane disconnected from said common data bus, predetermined data which is inverted compared to said color image data written into said memory plane connected to said common data bus; and
- the at least one memory plane connected to said common data bus and the at least one memory plane disconnected from said common data bus being set to a write enable state by the write enable signal transmitted from a corresponding plane designating unit and when said color image data from said common data bus is written into the at least one connected memory plane, the at least one memory plane disconnected from said common data bus having written therein simultaneously the predetermined data transmitted from said predetermined data means; and
- said plane designating units each comprising:
- a plane designating flip-flop circuit, connected to the common data bus, for storing the plane designating signal; and
- an AND gate circuit, connected to said flip-flop and the corresponding memory plane, for generating said write enable signal.
- 7. An apparatus as claimed in claim 1, wherein said interface units each comprise a tristate gate circuit, connected to the common data bus, for turning on or off said write data.
- 8. An apparatus as claimed in claim 7, wherein said predetermined data means comprises a pull-down resistance.
- 9. An apparatus for controlling a plurality of memory planes during a writing operation for a display control apparatus of a graphic system having a common data bus carrying data from a central processing unit producing a write designating signal and a plane designating signal, said apparatus comprising:
- a plurality of memory planes for storing color image data using a single address signal transmitted from the central processing unit;
- a plurality of plane designating units, corresponding and connected to said memory planes, for selectively applying a write enable signal to all said memory planes in dependence on the write designating signal and the plane designating signal;
- a plurality of interface units, corresponding and connected to said memory planes and the common data bus, for selectively connecting said memory planes to the common data bus to write said color image data therein;
- a plurality of interface control units, corresponding and connected to said interface units, for controlling the turning on or off of the corresponding interface units;
- predetermined data means, connected to at least one memory plane disconnected from said common data bus, for applying, to the at least one memory plane disconnected from said common data bus, predetermined data which is inverted compared to said color image data written into said memory plane connected to said common data bus; and
- the at least one memory plane connected to said common data bus and the at least one memory plane disconnected from said common data bus being set to a write enable state by the write enable signal transmitted from a corresponding plane designating unit and when said color image data from said common data bus is written into the at least one connected memory plane, the at least one memory plane disconnected from said common data bus having written therein simultaneously the predetermined data transmitted from said predetermined data means; and
- said interface control units each comprising a flip-flop circuit, connected to the common data bus the corresponding interface unit, for storing an interface control signal for controlling the turning on or off of the corresponding interface unit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-174486 |
Sep 1983 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 650,547 filed on Sept. 14, 1984.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0105724 |
Apr 1984 |
EPX |
Non-Patent Literature Citations (1)
Entry |
EPC Search Report EP 84306458. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
650547 |
Sep 1984 |
|