Claims
- 1. A display control circuit which causes display to be performed on a display means having a display space in which addresses are set, by supplying to the display means address data of a first number of bits corresponding to the display capacity of the display space, comprising:
- data regulating means which receive the address data of the first number of bits and which output address data of a second number of regulated bits comprising the first number of bits which have been logically combined with a predetermined number of extended bits, wherein when the address data of the first number of bits are incorrect and are, for a display position outside the addresses in the display space but which when unregulated may result in an undesired display within the display space, said data regulating means causing the address data of the second number of regulated bits to be within an addressing range outside the display space based on the address data provided by said second number of regulated bits, and
- outside-address detecting means for detecting the address data of the first number of bits when the address data of the first number of bits is outside the addresses in the display space,
- whereby the supply of incorrect address data to the display means is prevented from causing said undesirable display to be performed within said display space.
- 2. A display control circuit as in claim 1 wherein said data regulating means includes hardware circuit means for logically combining said first number of bits and said predetermined number of extended bits.
- 3. A display control circuit as in claim 1 further including a central processing unit responsive to said outside-address detecting means for determining whether or not an incorrect address data has been supplied to said display control circuit.
- 4. A display control circuit as in claim 1 wherein said address data includes X-direction address data and Y-direction address data to which said data regulating means and said outside-address detecting means are responsive.
- 5. A display control circuit comprising:
- row drive means connected to a display means having a display space in which addresses are set in a matrix fashion, said row drive means being operative to output row address data and display data,
- column drive means connected to both the display means and the row drive means for outputting column address data to the display means, and being operative to output to the row drive means a drive address data for regulating the row address data over a series of said addresses, and
- control means for outputting address data and display data to the column drive means,
- the column drive means including an operating means for carrying out logical operation with respect to the display data received from the control means and the row drive means, a loop count register means for storing operation number data input from the control means, said operating number data being the number of repeated logical operations to be sequentially performed by said column drive means, and display control data memory means responsive to said operating means and said loop count register means for storing display control data for updating the display address of the display data representing the result of said logical operations.
- 6. A display control circuit for a display means having a maximum effective display space including a plurality of addressable positions within said display space, said display control circuit comprising:
- a control circuit for receiving address data bits for said display means;
- said control means including means for detecting address data bits corresponding to an addressable position which is not within said maximum effective display space but which will erroneously cause an undesired display within said maximum effective display space; and
- hardware conversion means responsive to said address data bits and said means for detecting for logically converting said address data bits to new address data bits within an extended addressing range beyond said maximum effective display space so as to prevent the occurrence of the undesired display at an addressable position within said maximum effective display space of the display means,
- said hardware conversion means including logic circuit means for producing and logically combining a predetermined number of extended address data bits with said received address data bits for producing said new address data bits.
Priority Claims (4)
Number |
Date |
Country |
Kind |
2-213165 |
Aug 1990 |
JPX |
|
2-213167 |
Aug 1990 |
JPX |
|
2-213169 |
Aug 1990 |
JPX |
|
2-223350 |
Aug 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/743,608, filed Aug. 9, 1991, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4747081 |
Heilveil et al. |
May 1988 |
|
4943801 |
Oguchi |
Jul 1990 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
0462333 |
Dec 1991 |
EPX |
56-164393 |
Dec 1981 |
JPX |
63-118720 |
May 1988 |
JPX |
63-125918 |
May 1988 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
743608 |
Aug 1991 |
|