Claims
- 1. A display control circuit comprising:
- a plurality of row drive means connected to a display means having a display space in which addresses are set in a matrix fashion, each said row drive means being provided for only a predetermined addressing range of a total range of addresses within the display space and each being operative to output relative row address data within the predetermined addressing range and display data respectively associated therewith, and
- column drive means connected to both the row drive means and the display means for outputting column address data to the display means, said column drive means also being operative to output a select signal for selecting one of the plurality of row drive means, and for outputting relative row and column address data and display data for each selected row drive means, and
- control means for outputting display data and address data to the column drive means,
- the column drive means including a select signal generating means for outputting the select signal on the basis of address data input from the control means, and address data conversion means for outputting relative row and column address data for each row drive means on the basis of the address data.
- 2. A display control circuit comprising:
- a plurality of address output means connected to a display means having a display space in which addresses are set in the form of a matrix, the plurality of address output means extending along one direction of the matrix, each of said plurality being operative to output relative address data for only a predetermined address range portion of a total range of addresses in said display means and for outputting/receiving display data to/from the display means,
- other address output means connected to the display means and to each of said plurality of address means for outputting said relative address data, said other address output means also being operative to output a select signal for selecting one of the plurality of address output means, and for outputting address data which is relative to the predetermined address range of the selected one of the plurality of address output means, and
- control means for outputting to the other address output means, a selection signal, address data and display data for writing/reading in the display space.
- 3. A display control circuit as in claim 1 wherein each of the row drive means includes a random access memory for receiving a selection signal, relative row and column address data from the column drive means and display data.
- 4. A display control circuit as in claim 2 wherein each of the plurality of address output means includes a memory device for receiving a selection signal and relative address data from the other address means and for storing data from the other address means or the display means.
- 5. A display control circuit for a display unit having a plurality of addressable positions arranged in a matrix, comprising:
- a plurality of segment drive circuits connected to the display unit in a line writing/reading direction, each said segment drive circuit being provided for the writing/reading of data to/from only a predetermined addressing range of addressable positions of a total range of addressable positions of the matrix, said predetermined addressing range of addressable positions being in the line writing/reading direction and in an orthogonal direction, each said segment drive circuit producing a relative address within the predetermined addressing range associated with the segment drive circuit in response to address data and a selection signal input thereto for writing/reading data input thereto at/from the generated relative address;
- a common drive circuit responsive to input data for driving a common electrode of the display unit and for selecting one of the segment drive circuits and providing address data for writing/reading data to/from said relative address and for providing/receiving display data only to/from the selected segment drive circuit; and
- a processing unit connected to the common drive unit for providing said input data including display data and address data and for receiving output data read from the display unit.
- 6. A display control circuit as in claim 5, wherein the common drive unit includes registers for receiving display data and for outputting displayed data to the processing unit and a memory control unit for receiving address data from the processing unit.
- 7. A display control circuit as in claim 6, wherein the memory control unit in response to the address data from the processing unit generates said relative address in the selected one of the plurality of segment drive circuits.
- 8. A display control circuit as in claim 7, wherein the control unit includes writing/reading address registers and increment/decrement circuits for providing address data to a selected one of the segment drive units.
- 9. A display control circuit as in claim 8 wherein the increment/decrement circuits modify the address data provided by the writing/reading address registers by 0, .+-.1 or .+-.8.
- 10. A display control circuit as in claim 5 wherein each of the plurality of segment drive circuits includes a random access memory for storing data for writing/reading to/from the display unit at addressable positions within the predetermined range associated with a respective segment drive circuit in response to address data, a selection signal and display data provided by the common drive circuit.
Priority Claims (4)
Number |
Date |
Country |
Kind |
P2-213165 |
Aug 1990 |
JPX |
|
P2-213167 |
Aug 1990 |
JPX |
|
P2-213169 |
Aug 1990 |
JPX |
|
P2-223350 |
Aug 1990 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/191,723, filed Feb. 4, 1994, which was in turn a continuation of Ser. No. 07/743,608, filed Aug. 9, 1991, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2224873 |
May 1990 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
191723 |
Feb 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
743608 |
Aug 1991 |
|