Claims
- 1. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which access said memory means to read out the image data from said memory means;
- wherein said first CRT controller includes:
- (a) a first external terminal, and
- (b) timing signal generating means, coupled to said first external terminal, for generating a synchronizing signal;
- wherein said second CRT controller includes:
- (c) a second external terminal coupled to said first external terminal by coupling means,
- (d) counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (e) means, coupled to said second external terminal and to said counter means, for setting the count of said counter means with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 2. The system according to claim 1, wherein said display system further comprises:
- converting means for converting the image data to display data for display on the display device.
- 3. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- video signal generating means for generating video information to be displayed on the display device and a synchronizing video signal; and
- a display control device which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a terminal which is provided with said synchronizing video signal from the video signal generation means by coupling means,
- (b) counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on said synchronizing video signal applied to said terminal,
- (c) address generating means for generating sequential addresses for accessing the memory means in response to the counter means, and
- (d) means, coupled to said terminal and to said counter means, for setting the count of said counter means with said predetermined value in accordance with said synchronizing video signal from said video signal generation means.
- 4. The system according to claim 3, wherein said display control device further comprises:
- a control circuit which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data, and wherein said control circuit controls said setting means in accordance with the stored data.
- 5. The system according to claim 4, wherein said display system further comprises:
- converting means for converting the image data to display data for display on the display device.
- 6. A system including memory means for storing image data, a central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which accesses said memory means to read out the image data from said memory means;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) timing signal generating means for generating a synchronizing signal, wherein said timing signal generating means includes means for discriminating between an odd-numbered display field and an even-numbered display field so that said timing signal generating means provides interlaced scanning, and
- (c) means, coupled to said first external terminal and to said timing signal generating means, for providing said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (d) a second external terminal coupled to said first external terminal by coupling means to provide said synchronizing signal from said first CRT controller to said second display control device,
- (e) counter means, incremented at rate based on a predetermined tinning, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (f) means, coupled to said second external terminal and to said counter means, for setting the count of said counter means with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 7. The system according to claim 6, wherein said providing means of said first CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data; and
- wherein said setting means of said second CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data.
- 8. The system according to claim 7, wherein said display system further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 9. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers for accessing said memory means to read out the image data from said memory means;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) first control means for indicating one of internal and external modes,
- (c) first counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing,
- (d) address generating means, responsive to said counter means, for generating sequential addresses for accessing said memory means,
- (e) timing signal generating means, responsive to said first counter means, for generating a synchronizing signal, and
- (f) means, responsive to indication of the internal mode by said first control means, for providing said synchronizing signal to said first external terminal;
- wherein the second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal by coupling means,
- (h) second control means for indicating one of internal and external modes,
- (i) second counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said second counter means being, settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) address generating means, responsive to said second counter means, for generating sequential addresses, for accessing said memory means, and
- (k) means, coupled to said second counter means, responsive to indication of the external mode by said second control means, for setting the count of second counter means with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 10. A system according to claim 9, wherein each of said first and second control means comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 11. The system according to claim 10, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 12. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein the display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- synchronizing signal generation means for generating a synchronizing signal;
- an external terminal coupled to said synchronizing signal generation means by coupling means;
- control means for indicating one of internal and external modes;
- counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on said synchronizing signal applied to said external terminal;
- address generating means, responsive to said counter means, for generating sequential addresses for accessing said memory means; and
- means, responsive to indication of the internal mode by said control means, for setting the count of said counter means with said predetermined value in accordance with said synchronizing signal from said external terminal.
- 13. The system according to claim 12, wherein said control means comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 14. The system according to claim 13, wherein said control means is formed of a semiconductor integrated circuit.
- 15. The system according to claim 14, wherein said display system further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 16. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device which accesses said memory means to read out the image data from said memory means and which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) control means for indicating one of internal and external modes,
- (c) counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on a synchronizing video signal applied to said first terminal,
- (d) address generating means, responsive to said counter means, for generating sequential addresses, for accessing said memory means,
- (e) timing signal generating means, responsive to said counter means, for generating a synchronizing signal, and
- (f) means, responsive to indication of the internal mode by said control means, for providing said synchronizing signal to said first terminal;
- video signal generation means, having a second terminal, for generating a synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter means is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the control means indicates the external mode; and
- coupling means for coupling said first terminal of said display control device with said second terminal of said video signal generation means.
- 17. The system according to claim 16, wherein said control means of said display control device comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 18. The system according to claim 17, wherein said display system further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 19. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers for accessing said memory means to read out the image data from said memory means;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) first control means for indicating one of internal and external modes,
- (c) first counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing,
- (d) address generating means, responsive to said first counter means, for accessing said memory means,
- (e) timing signal generating means, responsive to said first counter means, for generating a synchronizing signal based on the count, wherein the timing signal generating means includes means for discriminating between an odd-numbered display field and an even-numbered display field so that said timing signal generating means provides interlace scanning, and
- (f) means, responsive to indication of the internal mode by said first control means, for providing said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal by coupling means to provide the synchronizing signal from said first CRT controller to said second CRT controller,
- (h) second control means for indicating one of internal and external modes,
- (i) second counter means incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said second counter means being settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) address generating means, responsive to said second counter means, for generating sequential addresses for accessing said memory means, and
- (k) means, coupled to said second counter means, responsive to indication of the external mode by said second control means, for setting the count of said second counter means with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 20. The system according to claim 19, wherein each of said first and second control means comprises a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 21. The system according to claim 20, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 22. The system according to claim 21, wherein said display system further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 23. A system including memory means for storing image data, a central processing unit and a display system coupled to said memory means and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device for accessing said memory means to read out the image data from said memory means, and being formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) control means for indicating one of internal and external modes,
- (c) counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, said counter means being settable to a predetermined value based on a synchronizing video signal from said first terminal,
- (d) address generating means, responsive to said counter means, for generating sequential addresses, for accessing said memory means,
- (e) timing signal generating means for generating a synchronizing signal in response to said counter means, wherein the timing signal generating means includes means for discriminating between an odd-numbered display field and an even-numbered display field so that said timing signal generating means provides interlace scanning, and
- (f) means, responsive to indication of the internal mode by said control means, for providing said synchronizing signal to said first terminal; and
- video signal generation means having a second terminal coupled to said first terminal and for generating said synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter means is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the control means indicates the external mode.
- 24. The system according to claim 23, wherein said control means of said display control device comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 25. The system according to claim 24, wherein said display system further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 26. A system comprising:
- memory means for storing image data;
- video signal generation means for generating a synchronizing video signal and video information to be displayed on a display device; and
- a display control device which accesses said memory means to read out the image data from said memory means, wherein said display control device includes:
- (a) control means for indicating one of internal and external modes,
- (b) counter means, incremented at a rate based on a predetermined timing, for generating a count which is repeated in accordance with a predetermined timing, wherein said counter means is set with said predetermined value by said synchronizing video signal provided from the video signal generating means when the control means indicates the external mode,
- (c) address generating means, responsive to said counter means, for generating sequential addresses for accessing said memory means,
- (d) timing signal generating means for generating a synchronizing signal in response to said counter means, and
- (e) means, responsive to indication of the internal mode by said control means, for providing said synchronizing signal to an outside of the display control device.
- 27. The system according to claim 26, wherein the timing signal generating means of said display control device includes means for discriminating between an odd-numbered display field and an even-numbered display field so that said timing signal generating means provides interlace scanning.
- 28. The system according to claim 27, wherein said display control device further comprises:
- converting means for converting the image data to display data which is adapted for display on the display device.
- 29. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which accesses said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal, and
- (b) a timing signal generating unit, which is coupled to said first external terminal, and which generates a synchronizing signal;
- wherein said second CRT controller includes:
- (c) a second external terminal coupled to said first external terminal,
- (d) a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said counter unit being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (e) an input unit, which is coupled to said second external terminal and to said counter unit, and which sets the count of said counter unit with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 30. The system according to claim 29, wherein said display system further comprises:
- a converting unit which converts the image data to display data for display on the display device.
- 31. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a video signal generating unit which generates video information to be displayed on the display device and a synchronizing video signal; and
- a display control device which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a terminal which is provided with said synchronizing video signal from the video signal generation unit,
- (b) a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said counter unit being settable to a predetermined value based on said synchronizing video signal applied to said terminal,
- (c) an address generating unit which generates sequential addresses for accessing the memory in response to the counter unit, and
- (d) an input unit, and which is coupled to said terminal and to said counter unit, which sets the count of said counter unit with said predetermined value in accordance with said synchronizing video signal from said video signal generation unit.
- 32. The system according to claim 31, wherein said display control device further comprises:
- a control circuit which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data, and wherein said control circuit controls said input unit in accordance with the stored data.
- 33. The system according to claim 32, wherein said display system further comprises:
- a converting unit which converts the image data to display data for display on the display device.
- 34. A system including a memory which stores image data, a central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which accesses said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a timing signal generating unit which generates a synchronizing signal, wherein said timing signal generating unit includes an interface unit which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generating unit provides interlaced scanning, and
- (c) an output unit, coupled to said first external terminal and to said timing signal generating unit, which provides said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (d) a second external terminal coupled to said first external terminal so as to provide said synchronizing signal from said first CRT controller to said second CRT controller,
- (e) a counter unit, incremented at rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said counter unit being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (f) an input unit, which is coupled to said second external terminal and to said counter unit, and which sets the count of said counter unit with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 35. The system according to claim 34, wherein the output unit of said first CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data; and
- wherein the input unit of said second CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data.
- 36. The system according to claim 35, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 37. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers which accesses said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a first control unit which indicates one of internal and external modes,
- (c) a first counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing,
- (d) an address generating unit, responsive to said counter unit, which generates sequential addresses for accessing said memory,
- (e) a timing signal generating unit, responsive to said first counter unit, which generates a synchronizing signal, and
- (f) an output unit, responsive to indication of the internal mode by said first control unit, which provides said synchronizing signal to said first external terminal;
- wherein the second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal by coupling means,
- (h) a second control unit which indicates one of internal and external modes,
- (i) a second counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said second counter unit being settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) an address generating unit, responsive to said second counter unit, which generates sequential addresses for accessing said memory, and
- (k) an input unit, coupled to said second counter unit, responsive to indication of the external mode by said second control unit, which sets the count of second counter unit with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 38. A system according to claim 37, wherein each of said first and second CRT control units comprises:
- a register which stores data for indicating one of the internal and the external modes and into which said central processing unit is capable of writing the data.
- 39. The system according to claim 38, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 40. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein the display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a synchronizing signal generation unit which generates a synchronizing signal;
- an external terminal coupled to said synchronizing signal generation unit by coupling means;
- a control unit which indicates one of internal and external modes;
- a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said counter unit being settable to a predetermined value based on said synchronizing signal applied to said external terminal;
- an address generating unit, responsive to said counter unit, which generates sequential addresses, which accesses said memory; and
- an input unit, responsive to indication of the internal mode by said control unit, which sets the count of said counter unit with said predetermined value in accordance with said synchronizing signal from said external terminal.
- 41. The system according to claim 40, wherein said control unit comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 42. The system according to claim 41, wherein said control unit is formed of a semiconductor integrated circuit.
- 43. The system according to claim 42, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 44. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device, which accesses said memory to read out the image data from said memory, and which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) a control unit which indicates one of internal and external modes,
- (c) a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said counter unit being settable to a predetermined value based on a synchronizing video signal applied to said first terminal,
- (d) an address generating unit, responsive to said counter unit, which generates sequential addresses for accessing said memory,
- (e) a timing signal generating unit, responsive to said counter unit, which generates a synchronizing signal, and
- (f) an output unit, responsive to indication of the internal mode by said control unit, which provides said synchronizing signal to said first terminal;
- a video signal generation unit having a second terminal and which generates a synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter unit is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the control unit indicates the external mode; and
- a coupling line which couples said first terminal of said display control device with said second terminal of said video signal generation unit.
- 45. The system according to claim 44, wherein said control unit of said display control device comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 46. The system according to claim 45, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 47. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- al least first and second CRT controllers which accesses said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a first control unit which indicates one of internal and external modes,
- (c) a first counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing,
- (d) an address generating unit, responsive to said first counter unit, for accessing said memory,
- (e) a timing signal generating unit, responsive to said first counter unit, which generates a synchronizing signal based on the count, wherein the timing signal generating unit includes an interlace unit which discriminates between an odd-numbered display field and an even numbered display field so that said timing signal generating means provides interlace scanning, and
- (f) an output unit, responsive to indication of the internal mode by said first control unit, which provides said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal by coupling means to provide the synchronizing signal from said first CRT controller to said second CRT controller,
- (h) a second control unit which indicates one of internal and external modes,
- (i) a second counter unit incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, said second counter unit being settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) an address generating unit, responsive to said second counter unit, which generates sequential addresses, which accesses said memory, and
- (k) an input unit, coupled to said second counter unit, responsive to indication of the external mode by said second control unit, which sets the count of said second counter unit with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 48. The system according to claim 47, wherein each of said first and second control unit comprises a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 49. The system according to claim 48, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 50. The system according to claim 49, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 51. A system including a memory which stores image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device which accesses said memory to read out the image data from said memory, and is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) a control unit which indicates one of internal and external modes,
- (c) a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timings said counter unit being settable to a predetermined value based on a synchronizing video signal from said first terminal,
- (d) an address generating unit, responsive to said counter unit, which generates sequential addresses which accesses said memory,
- (e) a timing signal generating unit which generates a synchronizing signal in response to said counter unit, wherein the timing signal generating unit includes an interlace unit which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generating unit provides interlace scanning, and
- (f) an output unit, responsive to indication of the internal mode by said control unit, which provides said synchronizing signal to said first terminal; and
- a video signal generation unit, having a second terminal coupled to said first terminal, which generates said synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter unit is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the control unit indicates the external mode.
- 52. The system according to claim 51, wherein said control unit of each of said display control device comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 53. The system according to claim 52, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 54. A system comprising:
- a memory which stores image data;
- a video signal generation unit which generates a synchronizing video signal and video information to be displayed on a display device; and
- a display control device which accesses said memory to read out the image data from said memory, wherein said display control device includes:
- (a) a control unit which indicates one of internal and external modes,
- (b) a counter unit, incremented at a rate based on a predetermined timing, which generates a count which is repeated in accordance with a predetermined timing, wherein said counter unit is set with said predetermined value by said synchronizing video signal provided from the video signal generating unit when the control unit indicates the external mode,
- (c) an address generating unit, responsive to said counter unit, which generates sequential addresses, which accesses said memory,
- (d) a timing signal generating unit which generates a synchronizing signal in response to said counter unit,
- (e) an output unit, responsive to indication of the internal mode by said control means, which provides said synchronizing signal to an outside of the display control device.
- 55. The system according to claim 54, wherein the timing signal generating unit of said display control device includes an interlace unit which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generating unit provides interlace scanning.
- 56. The system according to claim 55, wherein said display system further comprises:
- a converting unit which converts the image data to display data which is adapted for display on the display device.
- 57. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which access said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal, and
- (b) a timing signal generator which is coupled to said first external terminal and which generates a synchronizing signal;
- wherein said second CRT controller includes:
- (c) a second external terminal coupled to said first external terminal,
- (d) a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (e) a circuit which is coupled to said second external terminal and to said counter and which sets the count of said counter with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 58. The system according to claim 57, wherein said display system further comprises:
- a converter which converts the image data to display data for display on the display device.
- 59. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a video signal generator which generates video information to be displayed on the display device and a synchronizing video signal; and
- a display control device which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a terminal which is provided with said synchronizing video signal from the video signal generator,
- (b) a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on said synchronizing video signal applied to said terminal,
- (c) an address generator which generates sequential addresses for accessing the memory in response to the counter, and
- (d) a circuit which coupled to said terminal and to said counter means and which sets the count of said counter with said predetermined value in accordance with said synchronizing video signal from said video signal generates.
- 60. The system according to claim 59, wherein said display control device further comprises:
- a control circuit which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data, and wherein said control circuit controls said circuit in accordance with the stored data.
- 61. The system according to claim 60, wherein said display system further comprises:
- a converter which converts the image data to display data for display on the display device.
- 62. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers each of which is formed of a semiconductor integrated circuit and which accesses said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a timing signal generator which generates a synchronizing signal, wherein said timing signal generator includes a discriminator which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generator provides interlaced scanning, and
- (c) a circuit which is coupled to said first external terminal and to said timing signal generator and which provides said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (d) a second external terminal coupled to said first external terminal to provide said synchronizing signal from said first CRT controller to said second display control device,
- (e) a counter which incremented at rate based on a predetermined tinning and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on said synchronizing signal applied to said first external terminal, and
- (f) a setting circuit which is coupled to said second external terminal and to said counter and which set the count of said counter with said predetermined value in accordance with said synchronizing signal from said first external terminal.
- 63. The system according to claim 62, wherein said circuit of said first CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data; and
- wherein said setting circuit of said second CRT controller comprises:
- a register which stores data for indicating one of internal and external modes and into which said central processing unit is capable of writing the data.
- 64. The system according to claim 63, wherein said display system further comprises:
- a converter which converts the image data to display data which is adapted for display on the display device.
- 65. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers for accessing said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a first controller which indicates one of internal and external modes,
- (c) a first counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing,
- (d) an address generator which is responsive to said counter means and which generates sequential addresses for accessing said memory,
- (e) a timing signal generator which is responsive to said first counter means and which generates a synchronizing signal, and
- (f) a circuit which is responsive to indication of the internal mode by said first control means and which provides said synchronizing signal to said first external terminal;
- wherein the second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal,
- (h) a second controller which indicates one of internal and external nodes,
- (i) a second counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said second counter being settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) an address generator which is responsive to said second counter means and which generates sequential addresses for accessing said memory, and
- (k) a setting circuit which is coupled to said second counter which is responsive to indication of the external mode by said second controller and which sets the count of second counter with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 66. A system according to claim 65, wherein each of said first and second controllers comprises:
- a register which stores data for indicating one of the internal an external modes and into which said central processing unit is capable of writing the data.
- 67. The system according to claim 66, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 68. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein the display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a synchronizing signal generator which generates a synchronizing signal;
- an external terminal coupled to said synchronizing signal generator;
- a controller which indicates one of internal and external modes;
- a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on said synchronizing signal applied to said external terminal;
- an address generator which is responsive to said counter, which generates sequential addresses for accessing said memory; and
- a setting circuit which is responsive to indication of the internal mode by said control means and which sets the count of said counter with said predetermined value in accordance with said synchronizing signal from said external terminal.
- 69. The system according to claim 68, wherein said controller comprises:
- a register which stores data for indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 70. The system according to claim 69, wherein said controller is formed of a semiconductor integrated circuit.
- 71. The system according to claim 70, wherein said display system further comprises:
- a converter which converts the image data to display data which is adapted for display on the display device.
- 72. A system including a memory for storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device which accesses said memory to read out the image data from said memory and which is formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) a controller which indicates one of internal and external modes,
- (c) a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on a synchronizing video signal applied to said first terminal,
- (d) an address generator which is responsive to said counter and which generates sequential addresses for accessing said memory,
- (e) a timing signal generator which is responsive to said counter and which generates a synchronizing signal, and
- (f) a circuit which is responsive to indication of the internal mode by said controller and which provides said synchronizing signal to said first terminal;
- a video signal generator which has a second terminal and which generates a synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the controller indicates the external mode; and
- a coupler which couples said first terminal of said display control device with said second terminal of said video signal generator.
- 73. The system according to claim 72, wherein said controller of said display control device comprises:
- a register which stores data indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 74. The system according to claim 73, wherein said display system further comprises:
- a converter converting the image data to display data which is adapted for display on the display device.
- 75. A system including a memory storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- at least first and second CRT controllers for accessing said memory to read out the image data from said memory;
- wherein said first CRT controller includes:
- (a) a first external terminal,
- (b) a first controller which indicates one of internal and external modes,
- (c) a first counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing,
- (d) an address generator which is responsive to said first counter means and which accesses said memory,
- (e) a timing signal generator which is responsive to said first counter means and which generates a synchronizing signal based on the count, wherein the timing signal generator includes a discriminator which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generator provides interlace scanning, and
- (f) a circuit which is responsive to indication of the internal mode by said first controller and which provides said synchronizing signal to said first external terminal;
- wherein said second CRT controller includes:
- (g) a second external terminal coupled to said first external terminal to provide the synchronizing signal from said first CRT controller to said second CRT controller,
- (h) a second controller which indicates one of internal and external modes,
- (i) a second counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said second counter being settable to a predetermined value based on said synchronizing signal applied to said first external terminal,
- (j) an address generator which is responsive to said second counter and which generates sequential addresses for accessing said memory, and
- (k) a setting circuit which is coupled to said second counter, which is responsive to indication of the external mode by said second controller and which sets the count of said second counter with said predetermined value in accordance with said synchronizing signal from said second external terminal.
- 76. The system according to claim 75, wherein each of said first and second controller comprises a register which stores data indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 77. The system according to claim 76, wherein each of said first and second CRT controllers is formed of a semiconductor integrated circuit.
- 78. The system according to claim 77, wherein said display system further comprises:
- a converter which converts the image data to display data which is adapted for display on the display device.
- 79. A system including a memory storing image data, a central processing unit and a display system coupled to said memory and to said central processing unit, wherein said display system displays the image data on a display device as an image display formed of horizontal scanning lines with a preselected timing, said display system comprising:
- a display control device accessing said memory to read out the image data from said memory, and being formed of a semiconductor integrated circuit;
- wherein said display control device includes:
- (a) a first terminal,
- (b) a control circuit which indicates one of internal and external modes,
- (c) a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, said counter being settable to a predetermined value based on a synchronizing video signal from said first terminal,
- (d) an address generator which is responsive to said counter and which generates sequential addresses for accessing said memory,
- (e) a timing signal generator which generates a synchronizing signal in response to said counter, wherein the timing signal generator includes a discriminator which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generator provides interlace scanning, and
- (f) a circuit which is responsive to indication of the internal mode by said control circuit and which provides said synchronizing signal to said first terminal; and
- a video signal generator which has a second terminal coupled to said first terminal and which generates said synchronizing video signal through the second terminal and video information to be displayed on a display device, wherein said counter is set with said predetermined value by said synchronizing video signal provided from the second terminal through the first terminal when the control circuit indicates the external mode.
- 80. The system according to claim 79, wherein said control circuit of said display control device comprises:
- a register which stores data indicating one of the internal and external modes and into which said central processing unit is capable of writing the data.
- 81. The system according to claim 80, wherein said display system further comprises:
- a converter which converts the image data to display data which is adapted for display on the display device.
- 82. A system comprising:
- a memory which stores image data;
- a video signal generator which generates a synchronizing video signal and video information to be displayed on a display device; and
- a display control device which accesses said memory to read out the image data from said memory, wherein said display control device includes:
- (a) a controller which indicates one of internal and external modes,
- (b) a counter which is incremented at a rate based on a predetermined timing and which generates a count which is repeated in accordance with a predetermined timing, wherein said counter is set with said predetermined value by said synchronizing video signal provided from the video signal generator when the controller indicates the external mode,
- (c) an address generator which is responsive to said counter and which generates sequential addresses for accessing said memory,
- (d) a timing signal generator which generates a synchronizing signal in response to said counter, and
- (e) a circuit which is responsive to indication of the internal mode by said controller and which provides said synchronizing signal to an outside of the display control device.
- 83. The system according to claim 82, wherein the timing signal generator of said display control device includes a discriminator which discriminates between an odd-numbered display field and an even-numbered display field so that said timing signal generator provides interlace scanning.
- 84. The system according to claim 83, wherein said display control device further comprises:
- a converter which converts the image data to display data which is adapted for display on the display device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-243802 |
Dec 1983 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/749,331, filed Aug. 23, 1991, now abandoned; which is a continuation of application Ser. No. 07/454,272, filed Dec. 21, 1989, now abandoned; which is a continuation of application Ser. No. 07/144,279, filed Jan. 15, 1988, which issued as U.S. Pat. No. 4,904,990; which is a Divisional of application Ser. No. 06/686,594, filed Dec. 26, 1984, which issued as U.S. Pat. No. 4,720,708.
US Referenced Citations (13)
Foreign Referenced Citations (2)
Number |
Date |
Country |
5141929 |
Oct 1960 |
JPX |
58-208845 |
Dec 1983 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
686594 |
Dec 1984 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
749331 |
Aug 1991 |
|
Parent |
454272 |
Dec 1989 |
|
Parent |
144279 |
Jan 1988 |
|