The present invention relates to (i) a display controller for controlling a display device, (ii) a display device controlled by the display controller, (iii) a display system including the display device and the display controller, and (iv) a method for controlling the display device.
Conventionally, a mobile information terminal device used in a liquid crystal display device of a mobile phone or the like is driven by a buttery, so that a significant object is to reduce its power consumption. As to the reduction of power consumption of the information terminal device, a technique for decreasing a refresh rate (refresh cycle) is known. The technique for decreasing a refresh rate is described as follows with reference to drawings. Note that, the refresh rate means “how often a screen on the display is switched (updated)”. In case where the refresh rate is 60 Hz, the screen is switched 60 times per second.
a) is a timing chart illustrating the case where the refresh rate is 60 Hz.
b) is a timing chart illustrating a case where the refresh rate is 40 Hz. As in
However, a high-speed refresh rate may be required depending on an image to be displayed. As to this case, each of Patent Document 1 and Patent Document 2 describes a technique for switching a refresh rate.
More specifically, Patent Document 2 discloses the following technique. In case of using the information terminal device as a mobile phone, a high-speed refreshing operation (operation at a refresh rate of 60 Hz) is carried out in a normal display state such as a phone-call state and a low-speed refreshing operation (operation at a refresh rate of 40 Hz) is carried out in a bare essential display state such as a standby state.
[Patent Document 1]
Japanese Unexamined Patent Publication Tokukai 2002-123234 (Publication date: Apr. 26, 2002)
[Patent Document 2]
Japanese Unexamined Patent Publication Tokukai 2002-116739 (Publication date: Apr. 19, 2002)
[Patent Document 3]
Japanese Unexamined Patent Publication Tokukaihei 10-10489 (Publication date: Jan. 16, 1998)
However, if the refresh rate is changed from a 60 Hz mode to a 40 Hz mode or the refresh rate is changed from the 40 Hz mode to the 60 Hz mode, this raises the following two problems (a) and (b).
(a) If the refresh rate is changed from 60 Hz to 40 Hz, a cycle of the horizontal synchronization signal is long (see
With the change of the dot clock, noise occurs in changing the refresh rate is from the 60 Hz mode to the 40 Hz mode and in switching the mode so that the refresh rate is changed from the 40 Hz mode to the 60 Hz mode, and the noise may cause the screen to be disarranged in switching the refresh rate.
In a display system, the dot clock serves as a reference clock at which video data of each pixel is sampled, so that the dot clock is designed in many display systems on the assumption that there is no dynamic change. If the dot clock suddenly changes, an operation for sampling video data is incorrectly carried out on the side of the display device, so that the display device fails to correctly obtain the video data. As a result, the screen is disarranged at this timing.
Particularly, this phenomenon frequently occurs in case of adopting a low voltage differential signal (LVDS) mode. Note that, the LVDS is a low voltage differential signal standard which was standardized in ANSI/TIA/EIA644A. As to the differential signal, two signals are used, and if a difference between the two signals is +, this is regarded as “H”, and if the difference between the two signals is −, this is regarded as “L”. The differential signal is characterized by having higher resistance against noise than a single-end signal. In case of changing the refresh rate by using the LVDS, there is a change in the dot CK corresponding to a period obtained by carrying out division with a PLL circuit, so that it is impossible to carry out suitable division. Thus, the foregoing phenomenon more frequently occurs in using LVDS.
(b) Further, if the mode of the refresh rate is switched, as apparent from comparison between
Further, a power source circuit and an analog circuit are included in the display device, and each of these circuits always brings about self power loss regardless of a condition of the display device. The self power loss raises such problem that it is difficult to reduce power consumption. This problem will be solved by dependent claims.
The present invention was made in view of the foregoing problems, and a first object of the present invention is to provide a display controller, a display device, and a display system, each of which suppresses occurrence of noise also in switching the refresh rate thereby preventing a screen from being disarranged by the noise, and a second object of the present invention is to provide a display controller, a display device, a display system, and a display device control method, each of which realizes less variation in a charging rate also in switching the refresh rate and allows an image giving the user no unnatural feeling to be displayed.
In order to solve the foregoing problems, a display controller of the present invention is capable of changing a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and generates (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, said display controller comprising a dot clock generation device to generate the dot clock whose frequency is constant without depending on a change of the refresh rate.
Further, in order to solve the foregoing problems, a method of the present invention for controlling a display device allows a change of a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and allows generation of (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, wherein a frequency of the dot clock is made constant without depending on the change of the refresh rate.
Herein, the “dot clock” means a reference clock in accordance with which the display device samples video data for each pixel, and video data is exchanged between the pixels in synchronization with the dot clock in a video system. Generally, video data corresponding to a single pixel is in synchronization for each dot clock.
The display device has a plurality of pixels, and writing of video data into the pixels causes an image to be displayed on the screen of the display device. Further, the display controller can change a refresh rate indicative of how often a screen displayed on the display device is switched. In this manner, the refresh rate can be changed, so that it is possible to reduce power consumption by adopting not only the high refresh rate mode but also the low refresh rate mode. Further, the horizontal synchronization signal and the vertical synchronization signal are supplied to the display device, so that a single horizontal period and a single vertical period can be defined on the side of the display device. As a result, a predetermined image based on the video data can be displayed on the screen.
Particularly, according to the foregoing arrangement, there is provided the dot clock generation device to generate the dot clock (reference clock), supplied to the display device, whose frequency is constant without depending on the change of the refresh rate. Further, according to the foregoing method, the dot clock whose frequency is constant is supplied to the display device without depending on the change of the refresh rate. Thus, in case where the refresh rate is switched from the high refresh rate mode to the low refresh rate mode and in case where the refresh rate is switched from the low refresh rate mode to the high refresh rate mode, the dot clock does not change. Thus, it is possible to prevent occurrence of noise caused by the change of the dot clock and prevent disarrangement of the screen which is caused by the noise.
Further, in order to solve the foregoing problems, a display controller of the present invention is capable of changing a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and generates (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, said display controller comprising a horizontal synchronization signal generation device to generate the horizontal synchronization signal whose cycle is constant without depending on a change of the refresh rate.
Further, in order to solve the foregoing problems, a method of the present invention for controlling a display device allows a change of a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and allows generation of (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, wherein a cycle of the horizontal synchronization signal is made constant without depending on the change of the refresh rate.
The display device has a plurality of pixels, and writing of video data into the pixels causes an image to be displayed on the screen of the display device. Further, the display controller can change a refresh rate indicative of how often a screen displayed on the display device is switched. In this manner, the refresh rate can be changed, so that it is possible to reduce power consumption by adopting not only the high refresh rate mode but also the low refresh rate mode. Further, the horizontal synchronization signal and the vertical synchronization signal are supplied to the display device, so that a single horizontal period and a single vertical period can be defined on the side of the display device. As a result, a predetermined image based on the video data can be displayed on the screen.
The pixels are charged in accordance with the horizontal synchronization signal, so that the cycle of the horizontal synchronization signal defines uniformity with which the pixels are charged. Particularly, according to the foregoing arrangement, there is provided the horizontal synchronization signal generation device to generate the horizontal synchronization signal whose cycle is constant without depending on the refresh rate. Further, according to the foregoing method, the horizontal synchronization signal whose cycle is constant without depending on the refresh rate is supplied to the display device. Thus, in case where the refresh rate is switched from the high refresh rate mode to the low refresh rate mode and in case where the refresh rate is switched from the low refresh rate mode to the high refresh rate mode, a charging rate in the pixels less varies. Thus, the pixels are uniformly charged also in sequentially switching the refresh rate between the low refresh rate mode and the high refresh rate mode, which results no unnatural feeling for the user.
Additional objects, features, and strengths of the present invention will be made clear by the description below. Further, the advantages of the present invention will be evident from the following explanation in reference to the drawings.
a) is a timing chart showing a conventional art so as to illustrate timings of a dot clock (reference clock), a vertical synchronization signal, a horizontal synchronization signal, and video data in case where the refresh rate is 60 Hz.
b) is a timing chart showing a conventional art so as to illustrate timings of a dot clock (reference clock), a vertical synchronization signal, a horizontal synchronization signal, and video data in case where the refresh rate is 40 Hz.
One embodiment of the present invention is described below with reference to the attached drawings.
As illustrated in
The display device 1 is a liquid crystal display device for example, and includes: a logic controller (sometimes, referred to merely as “controller”) 3; a power source circuit 4; a scanning signal line driving circuit 5; a data signal line driving circuit 6; a display section 7 for displaying an image; and an analog circuit 40. The power source circuit 4 serves as a driver of the logic controller 3, the scanning signal line driving circuit 5, the data signal line driving circuit 6, and the like. A dotted line of
The logic controller 3 serves as a controller of the display device 1. As illustrated in
In accordance with the horizontal synchronization signal, the data signal line driving circuit 6 outputs the video data to a data signal line (not shown) provided on the display section 7. Due to the video data outputted to the data signal line, a tone voltage corresponding to the video data is applied to a pixel (not shown) provided on the display section 7. In accordance with the vertical synchronization signal, the scanning signal line driving circuit 5 sequentially turns on switching elements (not shown) provided on the display section 7.
While, as illustrated in
The dot CK generation circuit 8 generates a dot CK and sends the generated dot CK to the logic controller 3 and the horizontal synchronization signal generation circuit 9. The horizontal synchronization signal generation circuit 9 receives the dot CK from the dot CK generation circuit 8 and causes the CK counter 11 included therein to count the dot CK so as to generate a horizontal synchronization signal with a predetermined number of dots CK regarded as 1H. The horizontal synchronization signal generation circuit 9 sends the generated horizontal synchronization signal to the logic controller 3 and the vertical synchronization signal generation circuit 10.
The vertical synchronization signal generation circuit 10 receives the horizontal synchronization signal from the horizontal synchronization signal generation circuit 9 and causes the variable H counter included therein to count the horizontal synchronization signal so as to generate a vertical synchronization signal with the H count number regarded as 1V. The vertical synchronization signal generation circuit 10 sends the generated vertical synchronization signal to the logic controller 3.
The refresh rate switching section 20 switches a refresh rate (referred to also as “frame rate”) between a normal refresh rate of 60 Hz (a mode of a high refresh rate) and a low refresh rate of 40 Hz (a mode of a low refresh rate). The refresh rate is switched between these modes as follows. The refresh mode is switched to the low refresh rate of 40 Hz in reducing power consumption, and the refresh rate is switched to the normal refresh rate of 60 Hz otherwise. In this manner, the mode of the low refresh rate of 40 Hz is adopted together with the mode of the normal refresh rate of 60 Hz, thereby reducing power consumption.
Particularly, in the present embodiment, the refresh rate switching section 20 inputs, to the vertical synchronization signal generation circuit 10, a first H count number variation command signal (first command signal) which is a signal for switching the H count number counted in generating the vertical synchronization signal in the case where the refresh rate is the normal refresh rate of 60 Hz and in the case where the refresh rate is the low refresh rate of 40 Hz. In accordance with the first command signal, the vertical synchronization signal generation circuit 10 determines the H count number counted in generating the vertical synchronization signal.
In accordance with the first command signal, the variable H counter 12 switches the H count number depending on whether the refresh rate is the normal refresh rate of 60 Hz or the low refresh rate of 60 Hz. Specifically, as illustrated in
Further, in the present embodiment, the dot CK frequency (sometimes, referred to merely as “dot CK”) generated by the dot CK generation circuit 8 is made constant regardless of whether the refresh rate is 40 Hz or 60 Hz as illustrated in
In
While, (b) of
It is noteworthy that, in the present embodiment, (i) the dot CK at the normal refresh rate of 60 Hz and the dot CK at the low refresh rate of 40 Hz are made equal to each other, and (ii) the H count number counted by the variable H counter 12 is made variable, so that a horizontal synchronization signal frequency at the low refresh rate of 40 Hz and a horizontal synchronization signal frequency at the normal refresh rate of 60 Hz are made equal to each other. As a result, a period in which video data is active at the low refresh rate of 40 Hz and a period in which video data is active at the normal refresh rate of 60 Hz are equal to each other, so that an increment period Hps in which video data is inactive (is in a low level) can be provided at a latter half period of 1V, as illustrated in (b) of
That is, as illustrated in
As described above, the dot CK is made constant in the present embodiment. Thus, in case where the refresh rate is switched from 60 Hz to 40 Hz or in case where the refresh rate is switched from 40 Hz to 60 Hz, the dot CK does not change, so that it is possible to prevent occurrence of noise caused by the change of the dot CK and prevent a screen from being disarranged by the noise. Further, also in case of adopting LVDS mode such as EMI which is excellent in signal transfer between the graphic LSI2 serving as a device main substrate and the display device 1, there is no change in a period divided by the PLL circuit used in LVDS, so that it is possible to carry out suitable division. As a result, the displayed screen is free from any noise.
Further, a cycle of a horizontal synchronization signal at the normal fresh rate of 60 Hz and a cycle of a horizontal synchronization signal at the low refresh rate of 40 Hz are made constant. Therefore, in case where the refresh rate is switched from 60 Hz to 40 Hz or in case where the refresh rate is switched from 40 Hz to 60 Hz, pixels are uniformly charged. Thus, also in case where the refresh rate is sequentially switched between the low refresh rate of 40 Hz and the normal refresh rate of 60 Hz, there is no unnatural feeling for the user. Further, the arrangement free from any unnatural feeling for the user realizes minute control.
Further, there is no variation in the horizontal synchronization period and the refresh rate can be made variable while keeping the pixel writing time constant, so that it is possible to realize an effective power saving system keeping its reliability.
That is, the graphic LSI2 of the present embodiment can change a refresh rate indicative of “how often a screen displayed on the display device 1 having plural pixels is switched” and generates (i) a dot CK which is an internal operation timing signal of the display device 1, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period in which an image is displayed on the screen, and (iv) a vertical synchronization signal for defining a vertical period in which an image is displayed on the screen, and supplies them to the display device 1. The graphic LSI2 includes a dot CK generation circuit 8 for generating a dot CK whose frequency is constant without depending on a change of the refresh rate.
Further, the graphic LSI2 of the present embodiment can change a refresh rate indicative of “how often a screen displayed on the display device 1 having plural pixels is switched” and generates (i) a dot CK which is an internal operation timing signal of the display device 1, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period in which an image is displayed on the screen, and (iv) a vertical synchronization signal for defining a vertical period in which an image is displayed on the screen, and supplies them to the display device 1. The graphic LSI2 includes a horizontal synchronization signal generation section 9 for generating a horizontal synchronization signal whose frequency is constant without depending on a change of the refresh rate.
Further, also a control method using the graphic LSI2 and the display device 1 controlled by the graphic LSI2 are included in the present embodiment.
Further, as described above, the vertical synchronization signal generation circuit 10 of the present embodiment counts a cycle of the horizontal synchronization signal so as to generate the vertical synchronization signal, and changes a count number of the cycle of the horizontal synchronization signal which is counted in generating a single vertical synchronization signal in accordance with a change of the refresh rate.
Note that, in the present embodiment, the frequency of the dot CK and the frequency of the horizontal synchronization signal are respectively kept constant without depending on the change of the refresh rate. However, the arrangement is not necessarily limited to this, and it may be so arranged that any one of them is kept constant.
This comparative example is different from Embodiment 1 in that: a CK variation command signal is inputted to the variable dot CK generation circuit 101, and a dot CK at an normal refresh rate of 60 Hz and a dot CK at a low refresh rate of 40 can be changed in accordance with the CK variation command signal. Further, a H-count number counted by the H counter is constant both at the low refresh rate of 40 Hz and at the normal refresh rate of 60 Hz (see
In
That is, as apparent from (a) of
Specifically, as illustrated in
Thus, in this comparative example, when the refresh rate is switched from 60 Hz to 40 Hz or when the refresh rate is switched from 40 Hz to 60 Hz, variation of the dot CK results in occurrence of noise, and the noise accordingly causes a screen to be disarranged. Further, the cycle of the horizontal synchronization signal at the normal refresh rate of 60 Hz and the cycle of the horizontal synchronization signal at the low refresh rate of 40 Hz are different from each other, so that pixels are unevenly charged. Thus, in case of sequentially switching the refresh rate between 40 Hz and 60 Hz, there is unnatural feeling for the user. Further, if the refresh rate is sequentially switched between 40 Hz and 60 Hz, the dot CK changes. Thus, in case where LDVS is adopted, a period in which division should be carried out by the PLL circuit changes. This results in such disadvantage that it is impossible to follow the change and accordingly it is impossible to carry out suitable division.
Another embodiment of the present invention is described below with reference to the attached drawings. The present embodiment describes differences from Embodiment 1. Thus, for convenience for description, the same reference numerals are given to members having the same functions as those of Embodiment 1, and descriptions thereof are omitted.
In Embodiment 1, the first command signal is inputted to the variable H counter 12, and in accordance with the first command signal, the H count number counted by the variable H counter 12 is set to 621 in case where the refresh rate is the normal refresh rate of 60 Hz and the H count number counted by the variable H counter 12 is set to 931 in case where the refresh rate is the low refresh rate of 40 Hz.
In the present embodiment, the variable H counter 12 receives a second H count number variation command signal (second command signal) for giving an instruction to increase the H count number counted by the variable H counter 12 in increments of 1H in every single frame (every 1V) in case of switching the refresh rate from 60 Hz to 40 Hz. That is, at the time of switch from the normal refresh rate of 60 Hz shown in (a) of
Inversely, in case of shifting the refresh rate from 40 Hz to 60 Hz, that is, in case of shifting from the state shown in (b) of
Next, with reference to
As described above, the number that the variable H counter counts for 1H is increased or decreased in increments or in decrements of 1H, that is, the increment period Hps is increased or decreased in increments or in decrements of 1H, thereby preventing a sudden change of power. In case where power suddenly changes, a voltage drops, which results in occurrence of ripples. This has a bad influence on the power source circuit. According to the present embodiment, it is possible to prevent such a bad influence.
That is, in the graphic LSI of the present embodiment, the vertical synchronization signal generation circuit 10 allows the cycle of the horizontal synchronization signal to be changed by stages in accordance with a change of the refresh rate.
Note that, in the foregoing descriptions, the number that the variable H counter counts for 1H is increased or decreased in increments or in decrements of 1H, but the arrangement is not limited to this, and it may be so arranged in increments or in decrements of 2H, 3H, or more. Further, it may be so arranged that each increment or decrement corresponds to 2 frames, 3 frames, or more frames, without being limited to 1 frame. That is, the change by stages may be carried out in every several frames.
In
Therefore, in case where N<M as illustrated in
Thus, in switching the refresh rate between the normal refresh rate of 60 Hz and the low refresh rate of 40 Hz, power suddenly changes, so that a voltage drops, which results in occurrence of ripples. This has a bad influence on the power source circuit.
Still another embodiment of the present invention is described below with reference to the attached drawings. The present embodiment describes differences from Embodiments 1 and 2. Thus, for convenience in description, the same reference numerals are given to members having the same functions as those of Embodiments 1 and 2, and descriptions thereof are omitted.
Before describing the present embodiment, the following describes a problem to be solved by Embodiment 3. Generally, a significant object of a display device is to reduce its power consumption. Particularly, a mobile information terminal device is driven by a buttery, so that it is necessary to save power of the display device.
Thus, the refresh rate is switched from 60 Hz to 40 Hz, thereby reducing power consumption. However, also in case where the refresh rate is switched from 60 Hz to 40 Hz, power consumption can be reduced from 452 mW to at most 368 mW as illustrated in
Further, power consumption (W) of the display device 1 is expressed as follows.
W=px·fr+Pb (px; constant number, fr; refresh rate, Pb; self power loss) (Note that, it is needless to say that values of “px” and “Pb” may vary depending on specifications (resolution, image size, power source circuit, analog circuit, and the like) of the display device). As illustrated in
On the other hand, Embodiment 3 is different from Embodiment 1 in that a PS (power save) control signal (referred to also as “power control signal”) generation circuit 30, as illustrated in
As illustrated in
As illustrated in
In more detail, the PS control signal is reset in response to an input of the vertical synchronization signal and becomes at a high level before a stat point where the video data comes to be active so that the start point comes after a period which is so sufficiently long as to prepare for application of the video data onto the pixel (N′ horizontal synchronization period illustrated in
That is, the power source circuit, the analog circuit, the scanning signal line driving circuit, and the data signal line driving circuit of the display device are stopped in a single vertical period (1V). This makes it possible to reduce the self power loss Pb to substantially 0 during a period in which the PS control signal is at a low level.
W1=px·fr+Pb
The display device power (W2) in the PSL period is expressed as follows.
W2=0
Thus, average display device power W in 1V is expressed as follows.
W=(W1·PSH+W2·PSL)/(PSH+PSL)
Thus, the power consumption is in a state indicated by a bold line of
That is, the graphic LSI2 of the present embodiment includes a PS control signal generation circuit 30 for generating a power control signal which controls ON/OFF of circuits (power source circuit 4, analog circuit 40) included in the display device 1, and the PS control signal generation circuit 30 uses the PS control signal so as to cause the circuits included in the display device 1 to be OFF at least in part of a period in which video data is not supplied to the display device 1.
In the graphic LSI2 of the present embodiment, the PS control signal generation circuit 30 further uses the PS control signal so as to cause the circuits to be ON at the time when preparation for application of video data onto the pixel starts and cause the circuits having been ON to be OFF at the time when the application of the video data onto the pixel is completed.
Note that, in the foregoing descriptions, the PS control signal is made at a high level before a start point of the period in which the video data comes to be active so that the start point comes after the N′(H) period passes and the PS control signal is made at a low level after a start point of the period in which the video signal is OFF so that the start point comes after the N(H) period passes. However, both the operation does not have to be performed but either of both the operation may be performed.
Further, in case of transmitting the PS control signal from the graphic LSI2 to the logic controller 3, another signal line is required between the graphic LSI2 and the logic controller 3. On the other hand, in case of adopting LVDS for example, as illustrated in
That is, as to the graphic LSI2 of the present embodiment, in case of supplying the dot CK, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device 1 in accordance with a differential transfer mode, the PS control signal is embedded in a signal line used in the differential transfer method.
Note that, whether the present embodiment is adopted or not can be confirmed by observing a waveform of the PS control signal of the graphic chip.
Further,
Further, it may be so arranged that: the refresh rate is set to 60 Hz in case where an image displayed on the display panel is a moving image, and the refresh rate is set to 40 Hz in case where the image displayed on the display panel is a still image. That is, the refresh rate may be changeable in accordance with an image content item displayed on the display panel. Note that, such changing device (not shown) can be incorporated into the graphic LSI2.
In the present invention, explanations are given on the assumption that a predetermined resolution is adopted, that is, WSVGA (1024×RGB×600) is adopted, but other resolution may be adopted.
Further, in Embodiments 1 to 3, the dot clock is fixed, but this description means that switching of the refresh rate does not cause the dot clock to change. For example, it may be so arranged that the dot clock is changeable on the side of the graphic LSI depending on a resolution of the module.
Further, (i) the display system having the graphic LSI2 and the display device 1 and (ii) the display device 1 controlled by the graphic LSI2 are included in each of the aforementioned embodiments.
Further, it is preferable to arrange the display controller of the present invention so as to include a horizontal synchronization signal generation device which receives the dot clock from the dot clock generation device and counts the dot clock so as to generate the horizontal synchronization signal, wherein the horizontal synchronization signal generation device fixes a count number of the dot clock, which is counted in generating a single horizontal synchronization signal, without depending on the change of the refresh rate.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that: the dot clock is counted so as to generate the horizontal synchronization signal, and a count number of the dot clock, which is counted in generating a single horizontal synchronization signal, is fixed without depending on the change of the refresh rate.
According to the foregoing arrangement, a count number of the dot clock, which is counted in generating a single horizontal synchronization signal, is fixed without depending on the change of the refresh rate. Thus, the cycle of the horizontal synchronization signal is constant without depending on the change of the refresh rate. As a result, in case where the refresh rate is switched from the high refresh rate mode to the low refresh rate mode and in case where the refresh rate is switched from the lower refresh rate mode to the high refresh rate mode, the pixels are uniformly charged. Therefore, also in case where the refresh rate is sequentially switched between the low refresh rate mode and the high refresh rate mode, this does not result in unnatural feeling for the user.
Further, it is preferable to arrange the display controller of the present invention so as to further comprise a vertical synchronization signal generation device which counts a cycle of the horizontal synchronization signal so as to generate the vertical synchronization signal, wherein the vertical synchronization signal generation device changes a count number the cycle of the horizontal synchronization signal, which is counted in generating a single vertical synchronization signal, in accordance with the change of the refresh rate.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that: a cycle of the horizontal synchronization signal is counted so as to generate the vertical synchronization signal, and a count number of the cycle of the horizontal synchronization signal, which is counted in generating a single vertical synchronization signal, is changed in accordance with the change of the refresh rate.
According to the foregoing arrangement, the refresh rate can be changed while the dot clock is made constant, and the refresh rate can be changed while the cycle of the horizontal synchronization signal is made constant.
Further, it is preferable to arrange the display controller of the present invention so that the vertical synchronization signal generation device changes, by stages, the count number of the cycle of the horizontal synchronization signal in accordance with the change of the refresh rate.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that a count number of the cycle of the horizontal synchronization signal is changed by stages in accordance with the change of the refresh rate.
According to the foregoing arrangement, the vertical synchronization signal generation device changes, by stages, the count number of the cycle of the horizontal synchronization signal in accordance with the change of the refresh rate. That is, the count number of the cycle of the horizontal synchronization signal is changed by stages so as to gradually increase or decrease the cycle of the vertical synchronization signal. More specifically, the cycle of the vertical synchronization signal is gradually increased in switching the refresh rate from the high refresh rate mode to the low refresh rate mode, and the cycle of the vertical synchronization signal is gradually decreased in switching the refresh rate from the low refresh rate mode to high low refresh rate mode. Thus, it is possible to avoid a sudden change of power which is caused in switching the refresh rate from the high refresh rate mode to the low refresh rate mode. The sudden change of power causes a voltage to drop, which results in ripples. The foregoing arrangement makes it possible to prevent a bad influence caused by the ripples.
Further, it is preferable to arrange the display controller of the present invention so that the cycle of the horizontal synchronization signal is changed by stages in each frame.
Further, it is preferable to arrange the cycle of the horizontal synchronization signal is changed by stages in each frame.
According to the foregoing arrangement, the cycle of the vertical synchronization signal is changed by stages in each frame, so that the cycle can be changed in accordance with an image displayed.
Further, it is preferable to arrange the display controller of the present invention so as to comprise a power control signal generation device to generate a power control signal which controls operation of a power source circuit and an analog circuit included in the display device, wherein the power control signal causes the power source circuit and the analog circuit to be OFF in at least part of an inactive period in which the video data is not supplied to the display device, said video data being supplied to the display device in an active period.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that: a power control signal which controls operation of a power source circuit and an analog circuit included in the display device is generated, and the power control signal causes the power source circuit and the analog circuit to be OFF in at least part of an inactive period in which the video data is not supplied to the display device, said video data being supplied to the display device in an active period.
The power source circuit and the analog circuit are included in the display device, and these circuits always bring about self power loss regardless of a state of the display device. The self power loss makes it difficult to reduce power consumption. Although it is possible to reduce power consumption by decreasing the refresh rate, a refresh rate smaller than 40 Hz causes flicker, so that it is impossible to further decrease the refresh rate.
According to the foregoing arrangement, the power control signal which controls operation of the power source circuit and the analog circuit included in the display device is supplied, wherein the power control signal causes the power source circuit and the analog circuit to be OFF in at least part of an inactive period in which the video data is not supplied to the display device, said video data being supplied to the display device in an active period. Thus, while displaying an image based on video data, the circuits included in the display device is turned OFF in the non-active period in which it is not necessary to write video data into the pixels. That is, substantially no self power loss is brought about in these circuits without having any influence in displaying an image based on the video data. Thus, it is possible to reduce power consumption while preventing occurrence of flicker.
Further, it is preferable to arrange the display controller of the present invention so that the power control signal generation device uses the power control signal so as to cause the circuits to be ON in starting preparation for writing of the video data into the pixels and so as to cause the circuits having been turned ON to be OFF in finishing the writing of the video data into the pixels.
Further, it is preferable to arrange the method for controlling a display device so that the power control signal is used to cause the circuits to be ON in starting preparation for writing of the video data into the pixels and to cause the circuits having been turned ON to be OFF in finishing the writing of the video data into the pixels.
It takes some time for the power source circuit and the power source circuit to become directly in a normal operation state after being turned ON. Thus, it is necessary to make a ready time before the writing operation (normal operation) in turning the circuits ON, and the ready time is regarded as preparation for the writing operation.
According to the foregoing arrangement, the power control signal is used to cause the circuits to be ON in starting preparation for writing of the video data into the pixels and to cause the circuits having been turned ON to be OFF in finishing the writing of the video data into the pixels. Thus, a period for sufficiently writing the video data into the pixels can be secured. In a period other than this, substantially no self power loss is brought about, thereby minimizing power consumption.
Further, it is preferable to arrange the display controller of the present invention so that: in case of supplying the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device based on a differential transfer method, the power control signal is included in data used in the differential transfer method.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that: in case of supplying the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device based on a differential transfer method, the power control signal is included in data used in the differential transfer method.
In case of supplying the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device based on a differential transfer method, preliminary data which is not used in data communications is included in data used in the differential transfer method. According to the foregoing arrangement, the power control signal is included in this data. That is, the power control signal is supplied by using a signal line used in the differential transfer method. Therefore, it is possible to avoid such disadvantage that the number of wirings increases due to supply of the power control signal.
Further, it is preferable to arrange the display controller of the present invention so that the refresh rate is changed in accordance with whether an image displayed on the screen of the display device is a still image or a moving image.
Further, it is preferable to arrange the method for controlling a display device so that the refresh rate is changed in accordance with whether an image displayed on the screen of the display device is a still image or a moving image.
According to the foregoing arrangement, the refresh rate mode is switched in accordance with whether an image displayed on the screen of the display device is a still image or a moving image. Thus, a refresh rate mode according to each image can be selected, and power consumption can be reduced by selecting a low refresh rate mode in case where the image is a still image. In addition, image quality can be enhanced by selecting a high refresh rate mode in case where the image is a moving image.
Further, it is preferable that a graphic LSI is used as the display controller.
Further, it is preferable to arrange the method for controlling a display device so that a graphic LSI is used to control the display device.
Further, it is preferable that a display device of the present invention is controlled by the display controller based on any one of the foregoing arrangements.
Further, it is preferable to arrange the display device of the present invention so as to include a power source circuit and an analog circuit, wherein the display device receives the power control signal from the display controller as set forth in any one of claims 7 to 9, and ON/OFF of the power source circuit and the analog circuit is controlled in accordance with the power control signal.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that: the display device includes a power source circuit and an analog circuit, and ON/OFF of the power source circuit and the analog circuit is controlled in accordance with the power control signal.
Further, it is preferable to arrange the display device of the present invention so that ON/OFF of the power source circuit and the analog circuit is controlled at least once in a single frame.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that ON/OFF of the power source circuit and the analog circuit is controlled at least once in a single frame.
Further, it is preferable to arrange the display device of the present invention so that an image based on the video data is displayed on the screen also in controlling ON/OFF of the power source circuit and the analog circuit.
Further, it is preferable to arrange the method of the present invention for controlling a display device so that an image based on the video data is displayed on the screen also in controlling ON/OFF of the power source circuit and the analog circuit.
Note that, the ON/OFF control recited in claims means at least either to “turn ON from an OFF state” or to “turn OFF from an ON state”.
Further, it is preferable that a display system of the present invention includes the display controller based on any one of the foregoing arrangements and the display device based on any one of the foregoing arrangements.
As described above, a display controller of the present invention is capable of changing a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and generates (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, said display controller comprising a dot clock generation device to generate the dot clock whose frequency is constant without depending on a change of the refresh rate.
Further, a method of the present invention for controlling a display device allows a change of a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and allows generation of (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, wherein a frequency of the dot clock is made constant without depending on the change of the refresh rate.
Thus, it is possible to prevent occurrence of noise caused by a change of the dot clock and also possible to prevent image disarrangement caused by the noise.
Further, as described above, a display controller of the present invention is capable of changing a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and generates (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, said display controller comprising a horizontal synchronization signal generation device to generate the horizontal synchronization signal whose cycle is constant without depending on a change of the refresh rate.
Further, a method of the present invention for controlling a display device allows a change of a refresh rate indicative of how often a screen displayed on a display device having plural pixels is switched and allows generation of (i) a dot clock serving as a timing signal indicative of a timing of operation in the display device, (ii) video data indicative of an image to be displayed on the screen, (iii) a horizontal synchronization signal for defining a horizontal period of a display on the screen, and (vi) a vertical synchronization signal for defining a vertical period of the display on the screen, so as to supply the dot clock, the video data, the horizontal synchronization signal, and the vertical synchronization signal to the display device, wherein a cycle of the horizontal synchronization signal is made constant without depending on the change of the refresh rate.
Thus, a charging rate in the pixels less varies. As a result, in case where the refresh rate is sequentially switched between the low refresh rate mode and the high refresh rate mode, this does not give the user unnatural feeling.
The present invention is not limited to the description of the embodiments above, but may be altered by a skilled person within the scope of the claims. An embodiment based on a proper combination of technical means disclosed in different embodiments is encompassed in the technical scope of the present invention.
The embodiments and concrete examples of implementation discussed in the foregoing detailed explanation serve solely to illustrate the technical details of the present invention, which should not be narrowly interpreted within the limits of such embodiments and concrete examples, but rather may be applied in many variations within the spirit of the present invention, provided such variations do not exceed the scope of the patent claims set forth below.
The present invention is favorably applicable particularly to mobile devices such as a mobile phone and next-generation one-segment LCD and UMPC.
Number | Date | Country | Kind |
---|---|---|---|
2006-209146 | Jul 2006 | JP | national |
This application is a continuation of and claims priority under 35 U.S.C. §§120/121 to U.S. patent application Ser. No. 12/309,671 filed on Jan. 27, 2009, which is a National Stage of International Application No. PCT/JP2007/056350, filed on Mar. 27, 2007, and claims the benefit of Japanese Patent Application No. 2006-209146, filed on Jul. 31, 2006. The disclosures of each of the above applications are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 12309671 | Jan 2009 | US |
Child | 14183858 | US |