Claims
- 1. A digital television signal receiver comprising:
a decoder, capable of decoding digital television signals having a plurality of different formats, which outputs video information in which image fields having mutually different numbers of scanning lines appear aperiodically when the decoder decodes a digital television signal having a specific one of the different formats; a display device which displays an image based on the video information output from the decoder; and an image controller which sets respective display start positions for the image fields having mutually different numbers of scanning lines to a same display start position in a vertical direction when the display device displays an image based on the video information output from the decoder when the decoder decodes the digital television signal having the specific format.
- 2. A digital television signal receiver according to claim 1, wherein the display device scans the image in the vertical direction based on a vertical ramp waveform; and
wherein the image controller includes a controlling circuit which controls one of a DC level and an amplitude of the vertical ramp waveform.
- 3. A digital television signal receiver according to claim 2, wherein the vertical ramp waveform includes a vertical retrace period; and
wherein the controlling circuit includes a clamp circuit which maintains a DC level of the vertical ramp waveform during the vertical retrace period constant for each of the image fields having mutually different numbers of scanning lines.
- 4. A digital television signal receiver according to claim 1, wherein the display device scans the image in the vertical direction based on a vertical ramp waveform including a vertical retrace period; and
wherein the image controller includes a voltage controlling circuit which controls a voltage of the vertical ramp waveform during the vertical retrace period.
- 5. A digital television signal receiver according to claim 1, further comprising a clock generating circuit which generates clocks for use in decoding the digital television signals; and
wherein the decoder decodes the digital television signals using the clocks generated by the clock generating circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-238417 |
Sep 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Ser. No. 09/139,116 filed on Aug. 24, 1998, the contents of which are incorporated herein by reference in their entirety.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09139116 |
Aug 1998 |
US |
Child |
09949958 |
Sep 2001 |
US |