Claims
- 1. A digital television signal receiver comprising:a decoder, capable of decoding digital television signals having a plurality of different formats, which outputs video information in which image fields having mutually different numbers of scanning lines appear aperiodically when the decoder decodes a digital television signal having a specific one of the different formats; a display device which displays an image based on the video information output from the decoder; and an image controller which sets respective display start positions for the image fields having mutually different numbers of scanning lines to a same display start position in a vertical direction when the display device displays an image based on the video information output from the decoder when the decoder decodes the digital television signal having the specific format.
- 2. A digital television signal receiver according to claim 1, wherein the display device scans the image in the vertical direction based on a vertical ramp waveform; andwherein the image controller includes a controlling circuit which controls one of a DC level and an amplitude of the vertical ramp waveform.
- 3. A digital television signal receiver according to claim 2, wherein the vertical ramp waveform includes a vertical retrace period; andwherein the controlling circuit includes a clamp circuit which maintains a DC level of the vertical ramp waveform during the vertical retrace period constant for each of the image fields having mutually different numbers of scanning lines.
- 4. A digital television signal receiver according to claim 1, wherein the display device scans the image in the vertical direction based on a vertical ramp waveform including a vertical retrace period; andwherein the image controller includes a voltage controlling circuit which controls a voltage of the vertical ramp waveform during the vertical retrace period.
- 5. A digital television signal receiver according to claim 1, further comprising a clock generating circuit which generates clocks for use in decoding the digital television signals; andwherein the decoder decodes the digital television signals using the clocks generated by the clock generating circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-238417 |
Sep 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/139,116 filed on Aug. 24, 1998 now U.S. Pat. No. 6,288,748, the contents of which are incorporated herein by reference in their entirety.
US Referenced Citations (12)
Foreign Referenced Citations (13)
Number |
Date |
Country |
61-57751 |
Dec 1986 |
JP |
62-247678 |
Oct 1987 |
JP |
63-9176 |
Mar 1988 |
JP |
63-164761 |
Jul 1988 |
JP |
64-68069 |
Mar 1989 |
JP |
1-146290 |
Oct 1989 |
JP |
2-76374 |
Mar 1990 |
JP |
2-84809 |
Mar 1990 |
JP |
4-82378 |
Mar 1992 |
JP |
4-352570 |
Dec 1992 |
JP |
5-18170 |
Mar 1993 |
JP |
5-153421 |
Jun 1993 |
JP |
7-44130 |
Oct 1995 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/139116 |
Aug 1998 |
US |
Child |
09/949958 |
|
US |