1. Field of the Disclosure
The disclosure relates to a display panel, and more particularly to a display array with a novel pixel arrangement.
2. Description of the Related Art
A typical liquid crystal display (LCD) panel can have a display array with a pixel arrangement divided into two structures, Cs-on-Common structures and Cs-on-Gate structures, according to different formations of storage capacitors. In a display array with the Cs-on-Common structure, a storage capacitor of each pixel is formed between a pixel electrode and a common electrode. That is, the reference voltage of the storage capacitor is the potential of the common electrode. In a display array with the Cs-on-Gate structure, a storage capacitor of each pixel is formed between a pixel electrode and a previous or next gate line. That is, the reference voltage of the storage capacitor is the potential of the previous/next gate electrode. When the Cs-on-Common structure is used for a display array, since an extra connection to a common electrode is needed for a storage capacitor of each pixel, the aperture ratio of the display array is reduced. Because the Cs-on-Common structure has the disadvantage about low brightness caused by the low aperture ratio, the Cs-on-Gate structure is commonly used instead. Meanwhile, to reduce flicker and crosstalk of an LCD panel, a dot inversion driving method for driving pixels is commonly used for better image quality. However, the dot inversion driving method induces large power consumption.
Thus, it is desired to provide a display array with a pixel arrangement which solves the above problems.
An exemplary embodiment of a display panel (1) includes a plurality of gate lines (GL0-GL6), a plurality of source lines (SL0-SL6), and a plurality of pixel units (DU). Each of the plurality of gate lines (GL0-GL6) extends in a first direction (D1), while each of the plurality of source lines (SL0-SL6) extends in a second direction (D2) interlacing with the first direction. The plurality of pixel units (DU) are arranged to form a display array (10). Each pixel unit is coupled to three sequentially disposed gate lines among the plurality of gate lines and three sequentially disposed source lines of the plurality of source lines. Each pixel unit includes pixels. For each pixel unit (DU11), the pixels (P00, P01) between any set of the two adjacent gate lines (GL0, GL1) are coupled to different gate lines (GL0, GL1) and different source lines (SL1, SL2). For each pixel unit (DU11), the pixels (P00, P10) between one set of the two adjacent source lines (SL0, SL1) are coupled to the same gate line (GL1) and different source lines (SL0, SL1), and the pixels (P01, P11) between the other set of the two adjacent source lines (SL1, SL2) are coupled to different gate lines (GL0, GL2) and different source lines (SL1, SL2).
In another exemplary embodiment, the plurality of source lines are divided into a first group (GP0) and a second group (GP1), polarities of signals on the source lines of the first group are the same, and polarities of signals on the source lines of the second group are the same. Moreover, the polarities of the signals on the source lines of the first group are inverse to the polarities of the signals on the source lines of the second group.
In further another exemplary embodiment, the pixels of the plurality of pixel units are formed by a Cs-on-Gate structure. The pixels of the plurality of pixel units are driven by signals on the plurality of gate lines with 4-level addressing.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The disclosure can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the disclosure. This description is made for the purpose of illustrating the general principles of the disclosure and should not be taken in a limiting sense. The scope of the disclosure is best determined by reference to the appended claims.
Display panels are provided. In an exemplary embodiment of a display panel in
Referring to
For the pixel P00, the gate of the switch transistor T00 is coupled to the gate line GL1, the drain of the switch transistor T00 is coupled to the source line SL1, and the storage capacitor CS00 is coupled between the gate line GL0 and the pixel electrode PE00. For the pixel P01, the gate of the switch transistor TO1 is coupled to the gate line GL0, the drain of the switch transistor TO1 is coupled to the source line SL2, and the storage capacitor CS01 is coupled between the gate line GL1 and the pixel electrode PE01. For the pixel P10, the gate of the switch transistor T10 is coupled to the gate line GL1, the drain of the switch transistor T10 is coupled to the source line SL0, and the storage capacitor CS10 is coupled between the gate line GL2 and the pixel electrode PE10. For the pixel P11, the gate of the switch transistor T11 is coupled to the gate line GL2, the drain of the switch transistor T11 is coupled to the source line SL1, and the storage capacitor CS11 is coupled between the gate line GL1 and the pixel electrode PE11.
According to the above pixel arrangement of each pixel unit, each pixel unit is coupled to three sequential gate lines and three sequential source lines. For each pixel unit, the two pixels which are disposed between any set of the two adjacent gate lines among the three gate lines are respectively coupled to the two adjacent gate lines and respectively coupled to two source lines among the three source lines. The pixels which are disposed between one set of the two adjacent source lines among the three source lines are coupled to the same gate line among the three gate lines and respectively coupled to the two adjacent source lines. The pixels which are disposed between the other set of the two adjacent source lines are respectively coupled to two gate lines among the three gate lines and respectively coupled to the two adjacent source lines.
According to the pixel arrangement of the pixel units, the source lines SL0-SL6 are divided into two groups GP0 and GP1. The source lines SL0, SL2, SL4, and SL6 belong to the group GP0, while the source lines SL1, SL3, and SL5 belong to the group GP1. Data signals on the source lines belonging to the same group have the same polarity, and the polarity of the data signal on each source line switches between positive and negative and stays the same during the enabling of the two adjacent gate lines. In detail, the polarities of the data signals SD0, SD2, SD4, and SD6 respectively on the source lines SL0, SL2, SL4, and SL6 belonging to the group GP0 are the same, while the polarities of the data signals SD0, SD3, and SD5 respectively on the source lines SL1, SL3, and SL5 belonging to the group GP1 are the same. However, the polarities of the data signal SD0, SD2, SD4, and SD respectively on the source lines SL0, SL2, SL4, and SL6 belonging to the group GP0 are inverse to the polarities of the data signals SD0, SD3, and SD5 respectively on the source lines SL1, SL3, and SL5 belonging to the group GP1. In the following, the switching of the polarity of the signal on one source line is described with the duration of the enabling of the gate lines GL1-GL4. In the group GP0, the polarity of the data signal on one source line, for example, the data source SD0 on the source line SL0, switches between positive (+) and negative (−), as shown in
In the embodiment, seven gate lines GL0-GL1 are given as an example. However, regardless of the number of gate lines, the polarity of the data signal on each source line switches between positive and negative and stays the same during the enabling of the two adjacent gate lines. In some embodiment, at the beginning and/or end of enabling the gate lines, the polarity of the signal on each source line does not change during the enabling of just one gate line. For example, referring to
It has been known that, for each pixel, a display voltage is formed between a common line (formed above or under the pixel electrode PE, not shown in
In the embodiment, since the pixels are formed by a Cs-on-Gate structure, the pixels are driven by scan signals SS0-SS6 respectively on the gate lines GL0-GL6 with 4-level addressing for lowering power consumption. As shown in
According to the above embodiment, by using the pixel arrangement shown in
While the disclosure has been described by way of example and in terms of the preferred embodiments, it is to be understood that the disclosure is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Name | Date | Kind |
---|---|---|---|
20080158469 | Lee | Jul 2008 | A1 |
20090219469 | Kim | Sep 2009 | A1 |
Number | Date | Country |
---|---|---|
I304510 | Dec 2008 | TW |
Number | Date | Country | |
---|---|---|---|
20120300146 A1 | Nov 2012 | US |