The present application claims priority from Japanese applications serial no. 2006-331315 filed on Dec. 8, 2006 and no. 2007-069757 filed on Mar. 19, 2007, the contents of which is hereby incorporated by reference into this application.
This invention relates to a hold-type display device such as a liquid crystal display, an electroluminescence (EL) display or a liquid crystal on silicon display (LCOS), or in particular, to a display device and a display system suitable for displaying dynamic images.
The display devices can be classified roughly into an impulse-type display device and a hold-type display device from the viewpoint of dynamic image display. In the impulse-type display device such as the cathode-ray tube, the brightness of the pixels scanned is increased only during the scanning period and decreased immediately after scanning. The hold-type display device such as the liquid crystal display, on the other hand, continues to hold the brightness based on the display data until the next scanning period.
According to US Patent No. 2004/0155847, one frame period is divided into first and second periods, and the pixel data to be written in the pixels during the frame period are written concentratedly in the first period. In the process, the value written into the pixels is increased to the double of the image data value not to decrease the brightness of the image as a whole, and only in the case where the double value exceeds a displayable range, the residual pixel data is written in the second period. In this way, the change in display brightness approaches that of the impulse-type display device thereby to improve the visual recognizability of the dynamic image.
According to JP-A-2002-215111, on the other hand, a frame memory unit stores one frame of input video signal, and a frame rate conversion signal generating unit generates a clock signal, a horizontal sync signal and a vertical sync signal with the video signal frame rate converted in a magnification of 3 or more from the clock signal, horizontal sync signal and the vertical sync signal, respectively, synchronized with the input video signal. Also, the output signal of the frame memory unit and the video signal fixed at black level are switched and output by a video signal switching unit based on the switching signal output from a switching signal generating unit, so that the display period of one frame image is shortened arbitrarily.
In similar fashion, JP-A-2004-317928 discloses a liquid crystal display device comprising a frequency changing circuit 11 for outputting each input frame four times at a rate four times higher and a liquid crystal display element 15 for displaying each frame output 2N times, wherein the brightness level of every other conversion frame is converted to a lower level than the brightness level of the remaining every other conversion frame and supplied to the liquid crystal display element, thereby reducing the motion blur of the dynamic image caused at the time of each frame change.
The above-mentioned drive method is called the n-fold rate impulse-type drive below in this specification.
In the display device including an n-fold rate impulse-type drive described in US Patent No. 2004/0155847, the input display data is required to be plotted n times, i.e. the output display data is required to be rewritten within one frame period, which in turn requires an n-fold rate increasing means to increase the input display data to a rate n times higher. A frame memory is required, however, for the n-fold rate increase. Specifically, the cost of the display device having the n-fold rate impulse-type drive is higher than that of the normal display device by the amount of the frame memory. According to US Patent No. 2004/0155847, the first period data and the second period data are generated in the display device, and therefore, no consideration is given to the fact that in the case where the data for the first and second periods are generated outside the display device and input sequentially to the display device, the first period data and the second period data cannot be discriminated from each other.
An object of this invention is to provide a display device with the circuit size reduced by including an n-fold rate increasing circuit outside the display device.
Another object of the invention is to provide a display device having an external n-fold rate increasing circuit capable of identifying each of n fields in one frame period.
JP-A-2002-215111 and JP-A-2004-317928, in which a switching signal is generated to identify the frame increased in rate, fail to take into consideration the delay due to the write and read operation of the frame memory.
Still another object of the invention is to provide a display device capable of accurately identifying the field periods in one frame period.
According to this invention, there is provided a display system comprising an n-fold rate increasing circuit arranged on the signal generating device side but not on the display device side, wherein the n-fold rate display data n times higher in speed than the original input display data is output from the signal generating device to the display device which executes the process of data conversion of the input n-fold rate display data for the impulse-type drive thereby to carry out the n-fold rate impulse-type drive operation. At the same time, in order to prevent the erroneous operation of the data conversion process, a frame sync signal for identifying the frame switching point of the original input display data is input to the display device in addition to the n-fold rate display data.
As an alternative, the field identification signal for identifying the frame switching point of the original input display data is generated from the n-fold rate display data by a field repetition detection circuit in the display device.
According to this invention, there are provided a hold-type display device and a display system including the same display device, wherein the display characteristic of the impulse-type display device is realized by using the n-fold rate impulse-type drive and thus a superior display quality free of dynamic image blurs can be obtained. Further, according to this invention, the display device and the display system are made available at a lower cost than in the case where the n-fold rate impulse-type drive is carried out in the display device.
In other words, according to this invention, the provision of the n-fold rate increasing circuit outside the display device can reduce the circuit size of the display device.
Also, according to this invention, the display device can identify each of n field periods in one frame period even in the case where the n-fold rate increasing circuit is arranged outside the display device.
Further, according to this invention, each field period is identified taking the delay due to the rate increase operation into consideration, and therefore, the display device can accurately identify the field periods in one frame period.
Now, an example of the method of configuring the display device and the display system according to this invention is explained.
First, the n-fold rate impulse-type drive according to an embodiment of the invention is explained with reference to
After that, two examples of the configuration of the display device carrying the n-fold rate impulse-type drive and the problems thereof are explained with reference to
Next, with reference to
According to the first embodiment, there are provided a display device and a display system configured to arrange the n-fold rate increasing circuit on the signal generating device side and output a sync signal from the signal generating device to the display device in order to realize the n-fold rate impulse-type drive at a low cost.
Next, with reference to
According to the second embodiment, there are provided a display device and a display system configured to arrange a frame repetition detection circuit in the display device.
In the description of the n-fold rate impulse-type drive that follows, n is 2. The value of n, however, is not limited to 2 but may be larger.
Finally, the n-fold rate display data is subjected to the conversion for the impulse-type drive and displayed on a display panel.
By controlling the display device in the steps described above, the n-fold rate impulse-type drive can be realized. Thus, the impulse-type display characteristic is realized even for the hold-type display device, and a satisfactory display quality substantially free of dynamic image blurs is obtained.
The abscissa represents the gradation of the input display data and the ordinate the display brightness. The solid line indicates an example of the normal drive. The dashed line 203 and the one-dot chain 202 show an example of display brightness of the first field and the display brightness of the second field, respectively, in the n-fold rate impulse-type drive.
In the normal drive, for example, the display brightness of the input display data of gradation Dp is given as Bp, and the display brightness of the input display data of gradation Dq as Bq. Also for the other gradations, as shown in the example of
In the n-fold rate impulse-type drive, in contrast, the display brightness Blp is assigned to the first field and the display brightness Bdp to the second field for the input display data of gradation Dp. The data is displayed with the display brightness Blp in the first field period, followed by the data display with the display brightness Bdp in the second field period. In this way, adjustment is made so that the display brightness corresponding to the display brightness Bp is recognizable over one frame period. As for the input display data of gradation Dq, on the other hand, the display brightness of the first field is set to Blq and the display brightness of the second field to Bdq. In this case, the data is displayed with the display brightness Blq in the first field period, and with the display brightness Bdq in the second field period. In this way, the adjustment is made so that the display brightness corresponding to the display brightness Bp is recognizable over one frame period. With regard to the other gradations, as shown in the example of
Examples of the configuration of the n-fold rate impulse-type drive are explained above in which the first field is determined as a bright field displayed with a relatively high brightness and the second field as a dark field displayed with a relatively low brightness. Alternatively, however, the first field may be determined as a dark field and the second field as a bright field.
In the example of the input display data shown in
For this input display data, the conventional display device is driven for display with the display brightness Bp corresponding to the gradation Dp in the (i−1)th and ith frame, and with the display brightness Bq corresponding to the gradation Dq in the (i+1)th and the (i+2)th frames.
Next, an example of the n-fold rate impulse-type drive is explained.
For the n-fold rate display data shown in
For the n-fold rate display data shown in
As shown in
The n-fold rate impulse-type drive in the display device and the display system according to the invention is briefly described above. Now, two example configurations of the display device and the display system carrying the n-fold rate impulse-type drive are explained, together with the problems thereof, with reference to
The display system, for example, is the TV set proper, the PC proper or the mobile phone proper.
The display system includes a signal generating device 4100 and a display device 4000.
The signal generating device 4100 is configured of, for example, a group of signal processing circuits of a TV receiver or a video recorder/player or a group of graphics processing circuits of a PC or a mobile phone. The signal generating device 4100 includes a signal generating circuit 4110 for generating an input display data 4112 and a group of input control signals 4111 output to the display device 4000.
The display device 4000 includes an n-fold rate increasing circuit 4010, a data conversion circuit 1030, a timing generating circuit 4050, a frame memory 4020, a parameter holding circuit 4040, a data line drive circuit 4060, a scanning line drive circuit 4070, a liquid crystal display panel 4080 and a reference voltage generating circuit 4090.
The display device 4000 has the functions of receiving the input display data 4112 and the input control signals 4111 input thereto and driving the liquid crystal display panel 4080 by using the n-fold rate impulse-type drive for the input display data 4112 and the input control signals 4111.
The input control signals 4111 are configured of, for example, a vertical sync signal defining one frame period (the period for displaying one screen), a horizontal sync signal defining one horizontal scanning period (the period for displaying one line), an effective data period signal defining the effective period of the display data and a reference clock signal synchronized with the display data.
The input display data 4112 and the input control signal group 4111 are transferred from the signal generating device 4100 to the display device 4000. For this transfer, various electrical signal levels such as LVDS level, COMS level or LVTTL level can be used. In the case where the signal generating device 4100 and the display device 4000 are arranged far from each other in the display system, a transfer method capable of long-distance transmission with low noises is desirably used for the transfer.
The n-fold rate increasing circuit 4010 generates the n-fold rate display data 4012 in which the frame frequency of the input display data 4112 is increased by n times.
More specifically, the n-fold rate increasing circuit 4010 stores the input display data 4112 sequentially in the frame memory 4020. The stored data for the one frame period, on the other hand, is read, if any, within the time equal to one of n divisions of one frame period. Further, the frame frequency can be increased by n times by performing the aforementioned read operation n times in one frame period.
The input display data read in the first read session is used as the n-fold rate display data for the first field, and the input display data read in the second read session as the n-fold rate display data for the second field.
Reference numeral 4021 designates the data written into the frame memory 4020, and numeral 4022 the data read from the frame memory 4020.
Also, the n-fold rate increasing circuit 4010 generates a field identification signal 4013 and an n-fold rate control signal group 4011.
The field identification signal 4013, synchronized with the n-fold rate display data 4012, is used to determine which of the first field or the second field is associated with the n-fold rate display data 4012. Specifically, the field identification signal 4013 is synchronized with the read clock for the display data from the frame memory 4020.
The n-fold rate control signal group 4011 is configured of, for example, an n-fold rate vertical sync signal for defining one field period, an n-fold rate horizontal sync signal for defining one horizontal scanning period, an n-fold rate display data effective period signal for defining the effective period of the n-fold rate display data and an n-fold rate clock signal synchronized with the n-fold rate display data.
The frame memory 4020, which is a storage element having the capacity sufficient to store the display data of at least one frame, executes the process of writing the input display data and reading the n-fold rate display data.
The frame memory 4020 may be, for example, any of various DRAMs (dynamic random access memories).
The data conversion circuit 4030, which generates the field conversion data 4032 for carrying out the n-fold rate impulse-type drive, receives the n-fold rate display data 4012 as an input from the n-fold rate increasing circuit 4010 and converts the n-fold rate display data 4012 into the field conversion data 4032 for each field in accordance with a predetermined data conversion rule.
The data conversion rule is input to the data conversion circuit 4030 as n field conversion parameters 4041, 4042.
The data conversion circuit 4030 identifies the field by the field identification signal 4013 and selects the parameter for each field.
The first field conversion parameter 4041 determines the data conversion rule for the first field.
The second field conversion parameter 4042 determines the data conversion rule for the second field.
In the case where one frame is divided into two or more fields by the n-fold rate impulse-type drive, the nth field conversion parameter is preferably prepared for each field.
The data conversion rule is appropriately determined to secure a satisfactory display quality without causing any false contour or color shift taking the effects of the number n of frame divisions, the environmental temperature of the display device, the temperature of the liquid crystal display panel, the set amount of the reference voltage, the length of one frame period and the length of each field period into consideration.
The data conversion rule may be determined in accordance with an arithmetic formula with the aforementioned various conditions as parameters or by referring to the lookup table with the aforementioned conditions as an index.
In the data conversion circuit 4030, the n-fold rate control signal group 4011 input from the n-fold rate increasing circuit 4010 is adjusted in timing into synchronism with the field conversion data 4032 and output as a field conversion data control signal group 4031.
The timing generating circuit 4050 receives the field conversion data control signal group 4031 and the field conversion data 4032 as an input from the data conversion circuit 4030. From the field conversion data control signal group 4031 and the field conversion data 4032, the timing generating circuit 4050 generates a data line drive circuit control signal group 4051 for controlling the data line drive circuit 4060, an output display data 4052 and a scanning line drive circuit control signal group 4053 for controlling the scanning line drive circuit 4070.
The parameter holding circuit 4040 holds the various setting parameters including the field conversion parameters 4041, 4042 used in the data conversion circuit 4030. The parameter holding circuit 4040 also has the function of reading the various setting parameters from an external storage device (not shown).
The parameter holding circuit 4040 includes a plurality of storage elements such as a register file and various RAMs (random access memories) and a control circuit for a memory circuit.
The memory circuit (not shown) used to store the various setting parameters described above can be, for example, any of various nonvolatile memories including a ROM (read-only memory), an EEPROM (electrically erasable programmable ROM) and a flash memory.
The data line drive circuit control signal group 4051 is configured of, for example, an output timing signal for defining the output timing of the gradation voltage based on the output display data 4052, an AC signal for determining the polarity of the source voltage and the clock signal synchronized with the display data.
The scanning line drive circuit control signal group 4053 is configured of, for example, a shift signal for defining the scanning period of one line and a vertical start signal for defining the scanning start of the head line.
Numeral 4090 designates a reference voltage generating circuit, and numeral 4091 a reference voltage.
The data line drive circuit 4060 generates a potential corresponding to the number of the display gradations from the reference voltage 4091 on the one hand, and selects a potential of one level corresponding to the output display data 4052 and applies the same potential to the liquid crystal display panel 4080 as a data voltage on the other hand. Numeral 4061 designates a data voltage generated by the data line drive circuit.
Numeral 4070 designates a scanning line drive circuit, and numeral 4071 a scanning line select signal.
The scanning line drive circuit 4070, based on the scanning line drive circuit control signal group 4053, generates the scanning line select signal 4071 and outputs it to a liquid crystal display panel 4080.
Numeral 4080 designates the liquid crystal display panel, and numeral 4081 a schematic diagram of one pixel of the liquid crystal display panel. Each pixel 4081 of the liquid crystal display panel 4080 is configured of a TFT (thin film transistor) including a source electrode, a gate electrode and a drain electrode, a liquid crystal layer and opposed electrodes. By applying the scanning signal to the gate electrode, the switching operation of the TFT is performed. The data voltage is written into the drain electrode connected to one side of the liquid crystal layer through the source electrode in the open state of the TFT, while the voltage written into the drain electrode is held in the closed state of the TFT. Let Vd the voltage across the drain electrode, and VCOM the voltage between the opposed electrodes. The liquid crystal layer changes the direction of polarization based on the potential difference between the drain electrode voltage Vd and the opposed-electrode voltage VCOM on the one hand, and the amount of the light transmitted from the backlight arranged on the back is changed for gradation display through the polarizers arranged above and under the liquid crystal layer.
An example of the configuration of the display system for realizing the n-fold rate impulse-type drive is explained above with reference to
Another example of the configuration of the display system for realizing the n-fold rate impulse-type drive is shown in
This configuration is different from the configuration shown in
The other points are equivalent to those of the configuration shown in
Generally, the signal generating device is required to execute a complicated signal processing such as various format conversions (the image resolution conversion, the interlace progressive conversion, etc.) and the image correcting process (the edge highlighting, the color tone correction, etc.), and therefore, includes a signal processing circuit higher in performance than the display device. The cost increase caused by arranging the n-fold rate increasing circuit and the frame memory with the signal generating device can be said to be smaller than the cost increase caused by arranging them with the display device. In other words, by arranging as the n-fold rate increasing circuit and the frame memory with the signal generating device, the whole display system can be realized at a lower cost.
In the configuration shown in
Also, the input display data 4612 itself is variously changed by the operation of the signal generating device 4600. The variation at the time of switching the receiving channel or the image source of the TV receiver and the variation due to the irregular display such as rapid feed or rewind mode in the video recorder/player are some examples. Each time of this operation, the display characteristic of the display system is inconveniently and unknowingly switched to the state of
From the viewpoint of display stability, the display system is desirably configured in such a manner that the display characteristic of the display device can be controlled arbitrarily. Specifically, a mechanism is required whereby the turn of the frames of the input display data can be identified and synchronized with the field switching operation.
Two examples of the configuration of the display device and the display system carrying the n-fold rate impulse-type drive and the problems thereof are described above.
Next, the display device and the display system according to the invention for solving the above-mentioned problems are explained below with reference to
The configuration shown in
The other points are similar to those of the configuration shown in
The configuration shown in
As described above, from the viewpoint of display stability, the display device 5000 is desirably configured so that the display characteristic can be arbitrarily controlled for the n-fold rate impulse-type drive. For this purpose, the turn of the frames of the input display data 5112 is required to be identified and can be easily and effectively identified by use of the input display signal 5111 of the input display data 5112. The input vertical sync signal constituting one of the input control signals 5111, for example, defines one frame period of the input display data 5112, and therefore, can be suitably used for identifying the turn of the frames of the input display data 5112.
Based on the input vertical sync signal, the field identification signal 5013 is generated by the field identification signal generating circuit 5200 and used for field identification. Then, the inconvenience of the random variation in the display characteristic of the display system can be obviated and the stable display is made possible.
Incidentally, one of the input control signals 5111 other than the input vertical sync signal may be used.
An example of the configuration of the display device and the display system according to an embodiment of the invention is explained above with reference to
In
First, the input display data 5112 and the input control signal group 5111 are output from the signal generating circuit 5110.
In the case of
Also, in
The data of each frame included in the input display data 5112 are input sequentially in units of one frame period in the order of, for example, D(i), D(i+1), D(i+2) and so on.
Next, the n-fold rate increasing process is executed by the n-fold rate increasing circuit 5010.
The signals shown in example of
Incidentally, as shown in
The field identification signal generating circuit 5200 generates a field identification signal 5013 from the input vertical sync signal 601. The field identification signal 5013 is used to identify a field. According to this embodiment, one frame is divided into two fields including the first and second fields, and therefore, the field identification signal 613 is configured of, for example, a signal for toggling the two values including a signal level (low level) indicating the first field and a signal level (high level) indicating the second field for each one field period.
In the case where n is 2, the field identification signal 5013 is generated, for example, by the following steps.
First, a field identification preparation signal 612 is generated for reversing the low and high levels in synchronism with the n-fold rate vertical sync signal 611. Further, the field identification preparation signal 612 is always set to high level in synchronism with the input vertical sync signal 601. After that, the field identification signal 5013 latches the field identification preparation signal 612 in synchronism with the n-fold rate vertical sync signal 6111. In this way, the low level is secured in the first field and the high level in the second field, as shown in
In this configuration, assume that the input control signal group 5111 or the input display data 5112 undergoes a variation for some reason (for example, the channel switching operation in the case where the display system is TV or the rapid feed or the rewind operation in the case where the display system is the video recorder/player) and the field identification signal 5013 or the field identification preparation signal 612 assumes an indefinite or an abnormal value with the result that the fields cannot be identified normally. Even in such a case, the normal field identification operation can be started again from the next field simply by receiving the input vertical sync signal 601 as an input signal. Thus, the operation stability of the display device is improved.
A method of generating the field identification signal 5013 in the field identification signal generating circuit 5200 is explained above by citing an example of the configuration using the input vertical sync signal 601. Nevertheless, the method of generating the field identification signal according to the invention is not limited to the cited example.
Then, the data conversion circuit 5030 executes the data conversion process on the n-fold rate display data 5012.
The data conversion circuit 5030 receives as an input the field identification signal 5013 output from the field identification signal generating circuit 5200 and the n-fold rate display data 5012 output from the n-fold rate increasing circuit 5010. The data conversion circuit 5030 identifies the first and second fields based on the field identification signal 5013, and in the case where the n-fold rate display data is associated with the first field (i.e. in the case where the field identification signal 5013 is low in level), performs the data conversion based on the first field conversion parameter 5041, while in the case where the n-fold rate display data is associated with the second field (i.e. in the case where the field identification signal 5013 is high in level), on the other hand, the data conversion is performed based on the second field conversion parameter 5042.
Although n is 2 and therefore the field identification signal is a binary toggle signal in the above-mentioned example of the n-fold rate impulse drive, the field identification signal is desirably realized with a count of the number of fields for n of 3 or more.
In
Although
Finally, the timing generating circuit 5050 generates the output display data 5052 (not shown in
Also, the timing generating circuit 5050 generates the output control signals 5051 from the field conversion control signal group 5031 generated by the data conversion circuit 5030.
Incidentally, as shown in
In the configuration of the display device described above, the n-fold rate impulse-type drive as shown in
Now, a second embodiment of the invention is explained with reference to
The configuration of this embodiment is different from the configuration shown in
In the case shown in
The field repetition detection circuit 7210 includes a field feature amount extraction circuit 810, a field feature amount discrepancy degree calculation circuit 830, a field repetition identification circuit 840 and a memory 820.
The field feature amount extraction circuit 810 extracts the feature amount 811 indicating the feature of each field of the n-fold rate display data 7012. The feature amount 811 is an indicator of the feature of the video data and can use, for example, the average brightness level, the maximum brightness level, the minimum brightness level, the brightness distribution histogram, the frequency spectrum distribution, the hash value of the data, the cyclic redundancy code of the data and the reduced image of the video data. Alternatively, a vector with a plurality of these factors combined may be used as a feature amount. Also, the data amount of the feature amount is desirably smaller than the data amount for one field of the n-fold rate display data.
The memory 820 has the function of writing the feature amount 811 of the current field extracted by the feature amount extraction circuit 810 and reading the feature amount 821 of the immediately preceding field. The memory 820 has a memory capacity sufficient to hold the feature amount for at least one field period. Since the data amount of the feature amount is smaller than the data amount for one field, the memory 820 can be realized with a capacity smaller than the frame memory and can decrease the cost.
The memory 820 can be constituted of, for example, any of various DRAMs (dynamic random access memories).
The field feature amount discrepancy degree calculation circuit 830 compares the feature amount 811 of the current field with the feature amount 821 of the immediately preceding field and, by arithmetic operation, calculates the discrepancy degree 831 between the two fields. The difference between the feature amounts of the two fields, for example, may be used as the discrepancy degree 831 between the two fields. In the case where the feature amount is a vector having a plurality of dimensions, on the other hand, the cosine value of the angle between the feature amount vector of the current field and the feature amount vector of the immediately preceding field can be regarded as the discrepancy degree between the two fields.
The field repetition identification circuit 840, from the magnitude 831 of the discrepancy degree of the field feature amount, determines whether the two fields coincide with each other, i.e. the same field is repeated or the two fields fail to coincide with each other, i.e. the original frame is changed. In the case where the discrepancy degree 831 is smaller than a predetermined threshold value, for example, it is determined that the two fields are a repetition of the same field, while in the case where the discrepancy degree 831 is larger than the predetermined threshold value, on the other hand, it is determined that the original frame is changed. As a result, the field identification signal 7013 can be generated.
The data conversion circuit 7030 shown in
The operation of the display device and the display system shown in
An example of the configuration of the display device according to an embodiment of the invention is explained above.
This configuration of the display device and the display system can realize the n-fold rate impulse-type drive shown in
Next, an example of application of the technique according to the invention to the signal generating device including the frame rate conversion unit is explained with reference to
The signal generating device including the frame rate conversion unit described above can be configured of the n-fold rate increasing circuit 5010 shown in
In the case where the interpolation display data for the (i+0.5)th frame is generated using the real frame display data of the ith and (i+1)th frames, the timing of the input display data and the double-rate display data are so related to each other that the display start point of the real frame image is delayed by one frame period as shown in
The data conversion circuit 5030 receives as an input thereto the field identification signal 5013 output from the field identification signal generating circuit 5200 and the double-rate display data 5012 output from the double-rate increasing circuit 5010. The data conversion circuit 5030 discriminates the real frame and the interpolation frame based on the field identification signal 5013, and in the case where the double-rate display data is the real frame display data (i.e. in the case where the field identification signal 5013 is high in level), the data conversion is effected to achieve the characteristic 203 of the bright field shown in
As described above, according to this embodiment, the data is converted in such a manner that the real frame display data represents a bright frame and the interpolation frame display data a dark frame. The interpolation frame display data is generated from the real frame display data, and therefore, is basically lower in accuracy than the real frame display data equivalent to the input frame display data. This compares with the impulse-type drive system according to this invention in which, as described in the first embodiment, the average brightness for n frames (n=2 in this embodiment) is observed, and therefore, even in the case where the interpolation frame display data low in accuracy is regarded as a dark field and therefore the interpolation is not accurate, the resulting image disturbance can be suppressed. Further, the impulse conversion taking the direction of movement of the line of sight into consideration can reduce what is called the pseudo contour posing the problem in the impulse response.
This invention is applicable to the TV display device.
It should be further understood by those skilled in the art that although the foregoing description has been made on embodiments of the invention, the invention is not limited thereto and various changes and modifications may be made without departing from the spirit of the invention and the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2006-331315 | Dec 2006 | JP | national |
2007-069757 | Mar 2007 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20020003522 | Baba et al. | Jan 2002 | A1 |
20040141094 | Kumamoto et al. | Jul 2004 | A1 |
20040155847 | Taoka et al. | Aug 2004 | A1 |
20060119617 | Toyooka et al. | Jun 2006 | A1 |
20060256141 | Maruyama et al. | Nov 2006 | A1 |
20070070212 | Haneda | Mar 2007 | A1 |
20070103585 | Takeuchi et al. | May 2007 | A1 |
Number | Date | Country |
---|---|---|
2002-215111 | Jul 2002 | JP |
2004-317928 | Nov 2004 | JP |
Number | Date | Country | |
---|---|---|---|
20080158212 A1 | Jul 2008 | US |