The disclosure relates to a display device, and more particularly relates to a current-driven type display device including a display element driven by current, such as an organic electroluminescence (EL) display device, and a method for driving the display device.
In recent years, an organic EL display device having a pixel circuit, which includes an organic EL element (also called organic light-emitting diode: OLED), has been put into practical use. The pixel circuit of the organic EL display device includes, in addition to the organic EL element, a drive transistor, a write control transistor, a holding capacitor, and the like. A thin-film transistor is used for the drive transistor and the write control transistor, the holding capacitor is connected to a gate terminal serving as a control terminal of the drive transistor, and a voltage that corresponds to a video signal representing an image to be displayed (more specifically, a voltage that indicates a gradation value of a pixel to be formed in the pixel circuit and will be hereinafter referred to as “data voltage”) is applied to the holding capacitor via a data signal line from a drive circuit. The organic EL element is a self-luminous display element that emits light at a luminance corresponding to a current flowing therein. The drive transistor is provided in series with the organic EL element and controls the current flowing through the organic EL element in accordance with the voltage held by the holding capacitor.
In a display portion of the organic EL display device, a plurality of pixel circuits are arranged in a matrix form, and a power supply line is disposed to supply a current to the organic EL element in each pixel circuit. With the power supply line having wiring resistance, a voltage drop occurs in the power supply line due to the current supplied to the organic EL element in the pixel circuit connected to the power supply line, and the voltage held in the holding capacitor of each pixel circuit is affected by the voltage drop. Thus, even when the same data voltage is applied to each pixel circuit, the voltage held by the holding capacitor is slightly different, and the display luminance is slightly different depending on the position in the display portion. This is sometimes seen as a luminance gradient in a display image, and a phenomenon in which such a luminance gradient appears is also referred to as a “shading phenomenon”.
As a technique for improving the shading phenomenon, for example, the following are considered as described in Patent Document 1: a technique of increasing the number of power supplies to prevent a voltage drop in a current supply wire (power supply line) (hereinafter referred to as “first technique”); and a technique of correcting a write voltage for a display element (an organic EL element of a pixel circuit) connected to one current supply wire (power supply line) in accordance with the relative position of the display element to the power supply (hereinafter referred to as “second technique”) (see paragraphs [0008] to [0013] of Patent Document 1). Further, Patent Document 1 discloses an organic EL display device (hereinafter referred to as “known example”) configured to adjust a voltage, which is applied to a gate terminal of a drive transistor 202 in each pixel circuit 15 via a holding capacitor 201, in accordance with a voltage drop at each position of a current supply wire 16 of a display region 17 in emission period T2 in order to prevent the shading phenomenon (see paragraphs [0060] to [0065] and FIGS. 2 to 4). Note that an organic EL display device having such a configuration is also disclosed in Patent Document 2 (see paragraphs [0031] to [0040] and FIGS. 2 to 4).
However, in the first technique, an increase in the number of power supplies causes an increase in the cost and size of the display device. In the second technique, the processing is required to determine the write voltage (data voltage) to be written in each display element (pixel circuit) in accordance with the position of the display element in the current supply wire (power supply line), thereby increasing the cost and circuit amount. On the other hand, in the known example which is the organic EL display device disclosed in Patent Document 1, it is possible to prevent the occurrence of the luminance gradient (shading phenomenon) in the display image while preventing an increase in circuit scale as compared to the first technique and the like. However, a data line for transmitting the data voltage to be written in the pixel circuit is also used to correct a voltage that is applied to the gate terminal of the drive transistor of the display element (pixel circuit) in an emission period, and hence the ratio of the emission period in one frame period cannot be increased (see paragraphs [0053], [0060] to [0063], and FIG. 4) of Patent Document 1).
Therefore, it is desired to provide a current-driven display device capable of preventing a decrease in display quality due to a luminance gradient or the like caused by a voltage drop in a power supply line while preventing an increase in circuit and processing necessary for driving a pixel circuit, without lowering the ratio of an emission period.
Several embodiments of the disclosure provide a display device having a plurality of scanning signal lines extending in a row direction, a plurality of data signal lines extending in a column direction and intersecting the plurality of scanning signal lines, and a plurality of pixel circuits arranged in a matrix form along the plurality of scanning signal lines and the plurality of data signal lines, the display device including:
a power supply line including first and second power supply voltage lines;
an image data correction unit configured to generate driving image data by correcting input image data that represents an image to be displayed;
a data signal line drive circuit configured to drive the plurality of data signal lines based on the driving image data generated by the image data correction unit; and
a scanning signal line drive circuit configured to selectively drive the plurality of scanning signal lines,
wherein the first power supply voltage line includes a trunk wire, and a plurality of branch wires diverging from the trunk wire and arranged along the plurality of scanning signal lines, respectively,
each of the pixel circuits
corresponds to any one of the plurality of scanning signal lines, corresponds to any one of the plurality of data signal lines, and corresponds to any one of the plurality of branch lines,
includes a display element driven by a current, a holding capacitor configured to hold a data voltage for controlling a drive current of the display element, and a drive transistor configured to control the drive current of the display element in accordance with the data voltage held in the holding capacitor, and
is configured such that a voltage of a corresponding data signal line is written in the holding capacitor as a data voltage when a corresponding scanning signal line is selected,
in each of the pixel circuits,
a first conductive terminal of the drive transistor is connected to a branch wire corresponding to the each pixel circuit,
a second conductive terminal of the drive transistor is connected to the second power supply voltage line via the display element, and
a control terminal of the drive transistor is connected to the corresponding branch wire via the holding capacitor, and
the image data correction unit
obtains an estimated value of a current that flows in the trunk wire when data voltages are written in pixel circuits corresponding to any one of the plurality branch wires,
determines a voltage drop at a connection point between the trunk wire and the any one branch wire based on the estimated value of the current, and
corrects image data for each of the pixel circuits corresponding to the any one branch wire out of the input image data in accordance with the voltage drop, so as to generate image data corresponding to a data voltage to be written in the each pixel circuit out of the driving image data.
Several other embodiments of the disclosure provide a method for diving a display device that includes a plurality of scanning signal lines extending in a row direction, a plurality of data signal lines extending in a column direction and intersecting the plurality of scanning signal lines, a power supply line including first and second power supply voltage lines, and a plurality of pixel circuits arranged in a matrix form along the plurality of scanning signal lines and the plurality of data signal lines, the method including:
an image data correction step of generating driving image data by correcting input image data that represents an image to be displayed;
a data signal line drive step of driving the plurality of data signal lines based on the driving image data; and
a scanning signal line drive step of selectively driving the plurality of scanning signal lines,
wherein the first power supply voltage line includes a trunk wire, and a plurality of branch wires diverging from the trunk wire and arranged along the plurality of data signal lines, respectively,
each of the pixel circuits
corresponds to any one of the plurality of scanning signal lines, corresponds to any one of the plurality of data signal lines, and corresponds to any one of the plurality of branch lines,
includes a display element driven by a current, a holding capacitor configured to hold a data voltage for controlling a drive current of the display element, and a drive transistor configured to control the drive current of the display element in accordance with the data voltage held in the holding capacitor, and
is configured such that a voltage of a corresponding data signal line is written in the holding capacitor as a data voltage when a corresponding scanning signal line is selected,
in each of the pixel circuits,
a first conductive terminal of the drive transistor is connected to a branch wire corresponding to the each pixel circuit,
a second conductive terminal of the drive transistor is connected to the second power supply voltage line via the display element, and
a control terminal of the drive transistor is connected to the corresponding branch wire via the holding capacitor, and
the image data correction step includes
a current estimation step of obtaining an estimated value of a current that flows in the trunk wire when data voltages are written in pixel circuits corresponding to any one of the plurality branch wires, and
a driving data generation step of determining a voltage drop at a connection point between the trunk wire and the any one branch wire based on the estimated value of the current and correcting image data for each of pixel circuits corresponding to the any one branch wire in the input image data in accordance with the voltage drop, so as to generate image data corresponding to a data voltage to be written in the each pixel circuit out of the driving image data.
In some of the embodiments of the disclosure, the image data for each pixel circuit out of the input image data is corrected in accordance with a voltage drop occurring at a connection point between the pixel circuit and the branch wire due to a current that flows in the trunk wire of the first power supply voltage line (in the data write period) at the time of writing the data voltage in the pixel circuit, and the plurality of data signal lines are driven based on the driving image data made of the corrected image data. Thus, even when a voltage drop has occurred at one terminal of the holding capacitor in the pixel circuit, the effect of the voltage drop on the data voltage held in the holding capacitor during the data write period is reduced. Thereby, a decrease in display luminance due to a voltage drop caused by a current flowing in the trunk wire of the first power supply voltage line is prevented, so that a decrease in display quality due to a luminance gradient or the like can be avoided. Further, in some of the embodiments described above, the image data correction unit performs correction corresponding to the voltage drop caused by the current flowing in the trunk wire, and the configuration of the circuit (data signal line drive circuit, scanning signal line drive circuit, etc.) for driving the pixel circuit is the same as in the known art, so that it is not necessary to use a driving method for reducing the ratio of the emission period. Therefore, according to the embodiments described above, it is possible to avoid the decrease in display quality due to the luminance gradient or the like caused by the voltage drop while preventing the increase in circuit necessary for driving the pixel circuit, without lowering the ratio of the emission period.
Hereinafter, each embodiment will be described with reference to the accompanying drawings. In each of transistors to be mentioned below, a gate terminal corresponds to a control terminal, one of a drain terminal and a source terminal corresponds to a first conductive terminal, and the other corresponds to a second conductive terminal. The description will be given assuming that all the transistors in the embodiments are P-channel type, but the disclosure is not limited thereto. The transistor in each embodiment is, for example, a thin-film transistor, but the disclosure is not limited thereto. Further, “connection” in the present specification means “electrical connection” unless otherwise specified, and includes not only the case of meaning direct connection but also the case of meaning indirect connection via another element in the scope not deviating from the gist of the disclosure.
<1.1 Overall Configuration>
As illustrated in
In the display portion 11, M (M is an integer equal to or greater than 2) data signal lines D1 to DM and N+1 (N is an integer equal to or greater than 2) scanning signal lines G0 to GN intersecting the data signal lines D1 to DM are arranged, and N emission control lines (also called “emission line”) E1 to EN are arranged along the N scanning signal lines G1 to GN, respectively. As illustrated in
In the display portion 11, a power supply line common to each pixel circuit 15 is disposed. That is, there are provided a power supply line configured to supply the high-level power supply voltage ELVDD for driving the organic EL element (hereinafter, the line will be referred to as “high-level power supply line” or “first power supply voltage line”, and denoted by the same symbol “ELVDD” as the high-level power supply voltage) and a power supply line (not illustrated) configured to supply a low-level power supply voltage ELVSS for driving the organic EL element (hereinafter, the line will be referred to as “low-level power supply line” or “second power supply voltage line”, and denoted by the same symbol “ELVSS” as the low-level power supply voltage). As illustrated in
The display control circuit 20 receives an input signal Sin including image information representing an image to be displayed and timing control information for image display from the outside of the display device 10, generates a data-side control signal Scd and a scanning-side control signal Scs based on the input signal Sin, and outputs the data-side control signal Scd and the scanning-side control signal Scs to the data-side drive circuit (data signal line drive circuit) 30 and the scanning-side drive circuit (scanning signal line drive/emission control circuit) 40, respectively.
The data-side drive circuit 30 drives the data signal lines D1 to DM based on the data-side control signal Scd from the display control circuit 20. That is, based on the data-side control signal Scd, the data-side drive circuit 30 outputs M data signals D(1) to D(M) representing an image to be displayed in parallel and applies the data signals to the data signal lines D1 to DM, respectively.
The scanning-side drive circuit 40 functions as the scanning signal line drive circuit for driving the scanning signal lines G0 to GN and the emission control circuit for driving the emission control lines E1 to EN based on the scanning-side control signal Scs from the display control circuit 20. More specifically, as the scanning signal line drive circuit, based on the scanning-side control signal Scs, the scanning-side drive circuit 40 sequentially selects the scanning signal lines G0 to GM in each frame period, applies an active signal (low-level voltage) to a selected scanning signal line Gk, and applies an inactive signal (high-level voltage) to the non-selected scanning signal line. Thus, M pixel circuits Pix(n,1) to Pix(n,M) corresponding to the selected scanning signal lines Gn (1≤n≤N) are selected collectively. As a result, in the selection period for the scanning signal line Gn (hereinafter referred to as “nth scanning selection period”), the voltages (hereinafter, these voltages may be referred to simply as “data voltage” without distinction) of the M data signals D(1) to D(M) applied from the data-side drive circuit 30 to the data signal lines D1 to DM are written as pixel data to the pixel circuits Pix(n,1) to Pix(n,M), respectively. In the following description, it is assumed that the scanning signal lines G0 to GN are selected in ascending order.
Further, as the emission control circuit, based on the scanning-side control signal Scs, the scanning-side drive circuit 40 applies an emission control signal (high-level voltage) indicating non-emission to an ith emission control line Ei in an (i−1)th horizontal period and an ith horizontal period and applies an emission control signal (low-level voltage) indicating light emission in the other periods. While the voltage of the emission control line Ei is at a low level, that is, while the emission control line Ei is in an active state, the organic EL elements in the pixel circuits Pix(i,1) to Pix(i,M) corresponding to the ith scanning signal line Gi emit light with a luminance corresponding to the data voltages written respectively in the pixel circuits Pix(i,1) to Pix(i,M).
<1.2 Configuration and Operation of Pixel Circuit>
As illustrated in
To the pixel circuit 15, there are connected a scanning signal line (hereinafter also referred to as “corresponding scanning signal line” in the description focusing on the pixel circuit) Gi corresponding to the pixel circuit 15, a scanning signal line (a scanning signal line immediately before in the scanning order of the scanning signal lines G1 to GN, hereinafter also referred to as “preceding scanning signal line” in the description focusing on the pixel circuit) Gi−1 immediately before the corresponding scanning signal line Gi, an emission control line (hereinafter also referred to as “corresponding emission control line” in the description focusing on the pixel circuit) Ei corresponding to the pixel circuit 15, a data signal line (hereinafter also referred to as “corresponding data signal line” in the description focusing on the pixel circuit) Dj corresponding to the pixel circuit 15, the initialization voltage supply line Vini, the high-level power supply line ELVDD, and the low-level power supply line ELVSS. Here, the high-level power supply line ELVDD connected to the pixel circuit 15 is, more specifically, a branch wire (hereinafter also referred to as “corresponding branch wire” in the description focusing on the pixel circuit) ELVi corresponding to the pixel circuit 15 out of the N branch wires ELV1 to ELVN included in the high-level power supply line ELVDD, that is, the ith branch wire (also referred to as “branch wire on the ith row”) ELVi. Thus, the pixel circuit Pix(i,j) on the ith row and the jth column is supplied with the high-level power supply voltage ELVDD from the power supply circuit 50 via the trunk wire ELV0 and the corresponding branch wire ELVi in this order.
As illustrated in
The drive transistor M1 operates in a saturation region, and a drive current Id flowing through the organic EL element OL in the emission period is given by Equation (1) below: A gain p of the drive transistor M1 included in Equation (1) is given by Equation (2) below:
In Equations (1) and (2) above, Vth, μ, W, L, and Cox represent the threshold voltage, mobility, gate width, gate length, and gate insulating film capacitance per unit area of the drive transistor M1, respectively.
In the pixel circuit Pix(i,j) on the ith row and the jth column, when the voltage of the emission control line Ei changes from the low level to the high level at time t1 as illustrated in
At time t2, the voltage of the preceding scanning signal line Gi−1 changes from the high level to the low level, so that the preceding scanning signal line Gi−1 comes into a selected state. Hence, the first initialization transistor M4 changes to the on-state. Thereby, the voltage at the gate terminal of the drive transistor M1, that is, the gate voltage Vg, is initialized to be the initialization voltage Vini. The initialization voltage Vini is such a voltage that the drive transistor M1 can be maintained in the on-state at the time of writing the data voltage in the pixel circuit Pix(i,j). More specifically, the initialization voltage Vini satisfies Equation (3) below:
|Vini−Vdata|>|Vth| (3)
Here, Vdata is a data voltage (a voltage of the corresponding data signal line Dj), and Vth is a threshold voltage of the drive transistor M1. Further, since the drive transistor M1 in the present embodiment is of the P-channel type,
Vini<Vdata (4).
By the initialization of the gate voltage Vg with the initialization voltage Vini as thus described, it is possible to reliably write the data voltage in the pixel circuit Pix(i,j). Note that the initialization of the gate voltage Vg is also the initialization of the holding voltage of the holding capacitor C1.
The period from time t2 to time t3 is a reset period in the pixel circuits Pix(i,1) to Pix(i,M) on the ith row, and in the pixel circuit Pix(i,j), the gate voltage Vg is initialized by the first initialization transistor M4 being on the on-state as described above in the reset period.
At time t3, the voltage of the preceding scanning signal line Gi−1 changes to the high level, so that the preceding scanning signal line Gi−1 comes into an unselected state. Hence the first initialization transistor M4 changes to the off-state. During the period from time t3 to the start time t4 of the ith scanning selection period, the data-side drive circuit 30 starts to apply the data signal D(j) as the data voltage of the pixel on the ith row and jth column to the data signal line Dj and continues to apply the data signal D(j) at least until the end time t5 of the ith scanning selection period.
At time t4, the voltage of the corresponding scanning signal line Gi changes from the high level to the low level, so that the corresponding scanning signal line Gi comes into the selected state. Hence, the write control transistor M2 changes to the on-state. With the threshold compensation transistor M3 also changing to the on-state, the drive transistor M1 comes into a state where its gate terminal and drain terminal are connected, that is, in a diode-connected state. Thereby, the voltage of the corresponding data signal line Dj, that is, the voltage of the data signal D(j), is supplied as the data voltage Vdata to the holding capacitor C1 via the drive transistor M1 in the diode-connected state. As a result, as illustrated in
Vg(i,j)=Vdata−|Vth| (5)
At time t4, the voltage of the corresponding scanning signal line Gi changes from the high level to the low level, so that the second initialization transistor M7 also changes to the on-state. As a result, a charge accumulated in the parasitic capacitance of the organic EL element OL is released, and the anode voltage Va of the organic EL element is initialized to the initialization voltage Vini (see
The period from time t4 to time t5 is a data write period in the pixel circuits Pix(i,1) to Pix(i,M) on the ith row, and in the pixel circuit Pix(i,j), in this data write period, the data voltage subjected to threshold compensation as described above is written in the holding capacitor C1, and the gate voltage Vg(i,j) becomes a value given by Equation (5) above.
Thereafter, at time t6, the voltage of the emission control line Ei changes to the low level. Accordingly, the first and second emission control transistors M5, M6 change to the on-state. Therefore, after time t6, a current Id flows from the corresponding branch wire ELVi of the high-level power supply line ELVDD to the low-level power supply line ELVSS via the first emission control transistor M5, the drive transistor M1, the second emission control transistor M6, and the organic EL element OL. The current Id is given by Equation (1) above. Considering that the drive transistor M1 is of the P-channel type and ELVDD>Vg, the current Id is given by the following equation from Equations (1) and (5) above.
As described above, after time t6, the organic EL element OL emits light with a luminance corresponding to the data voltage Vdata, which is the voltage of the corresponding data signal line Dj in the ith scanning selection period, regardless of the threshold voltage Vth of the drive transistor M1.
<1.3 Configuration and Operation for Generating Driving Image Data Signals>
As illustrated in
With each pixel circuit 15 being driven as illustrated in
The capacitor holding voltage Vc1 corresponds to the absolute value |Vgs| of the gate-source voltage of the drive transistor M1 in the data write period and maintains the value also in the emission period immediately after the data write period. Thus, a current (hereinafter referred to as “pixel current”) i(i,j) flowing through the organic EL element OL of the pixel circuit Pix(i,j) on the ith row and the jth column in the emission period immediately after the data write period is given by Equation (7) below:
V(i) in Equation (7) above is smaller than the high-level power supply voltage ELVDD by a voltage drop (hereinafter also referred to as “a voltage drop at the connection point CNi”) ΔV(i) in the path from the power supply circuit 50 to the connection point (the ith connecting point) CNi between the trunk wire ELV0 and the branch wire ELVi on the ith row. In the present embodiment, driving image data is generated by correcting input image data representing an image to be displayed so as to compensate for the voltage drop ΔV(i), and a data signal to be applied to the data signal lines D1 to DM is generated based on the driving image data. Note that as is apparent from
For generating such driving image data, it is necessary to determine the voltage drop ΔV(i) on the trunk wire ELV0 in the high-level power supply line ELVDD of the display portion 11 in the present embodiment.
As illustrated in
Furthermore, it is assumed that the N+1 scanning signal lines G0 to GN are scanned in order (i=0, 1, 2, . . . , N) from the scanning signal line Gi close to the branch wire ELV1 electrically closest to the power supply circuit 50. Accordingly, in the present embodiment, data voltages are written in the pixel circuits from the pixel circuits Pix(1,1) to Pix(1,M) connected to the first scanning signal line G1 through the pixel circuits Pix(N,1) to Pix(N,M) connected to the Nth scanning signal line GN, in order, row by row.
Now, the operation of the display portion 11 at the time of selecting the nth scanning signal line Gn and writing the data voltages in the pixel circuits Pix(n,1) to Pix(n,M) on the nth row is considered (1≤n≤N). At this time, the voltage drop ΔVn (=ΔV(n)) occurring at the connection point CNn between the trunk wire ELV0 and the nth branch wire ELVn can be determined as follows. Hereinafter, the sum (i(p,1)+i(p,2)+ . . . +i(p,M)) of the currents respectively supplied from the power supply line to the pixel circuits Pix(p,1) to Pix(p,M) on the pth row, namely, the current (referred to as “power supply current on the pth row” or “branch power supply current”) supplied from the trunk wire ELV0 to the pth branch wire ELVp is denoted by symbol “ip” (p=1 to N), the current flowing in the wiring portion of the trunk wire ELV0 between the connection points CNq and CNq+1 is denoted by symbol “Iq+1” (q=1 to N−1), and the current flowing in the wiring portion between the power supply circuit 50 and the connection point CN1 is denoted by symbol “I1”. The current Ip (p=1 to N) flowing in the trunk wire ELV0 is referred to as “the pth trunk wire current Ip” or simply the “trunk wire current Ip”. Further, in a case where the branch power supply current ip is distinguished before and after data writing in the pixel circuits Pix(p,1) to Pix(p,M) on the pth row, the branch power supply current ip before the data writing is denoted by symbol “ip(t)”, and the branch power supply current ip after the data writing is denoted by symbol “ip(t+1)” (hereinafter, the values of the branch power supply currents ip(t) and ip(t+1) are also referred to as “immediately-preceding-frame current value” and “present-frame current value”, respectively). Furthermore, the ith trunk wire current Ii in the data write period for the pixel circuits Pix(p,1) to Pix(p,M) on the pth row is denoted by symbol “Ii(p)” (p=1 to N, i=1 to N).
The voltage Vn at the nth connection point CNn on the trunk wire ELV0 (the connection point between the trunk wire ELV0 and the branch wire ELVn) at the time of writing the data voltages in the pixel circuits Pix(n,1) to Pix(n,M) on the nth row is given by the following equation:
In the above equation, V0 represents the high-level power supply voltage ELVDD (V0=ELVDD). In the data write period for the pixel circuits Pix(n,1) to Pix(n,M) on the nth row, namely, in the nth scanning selection period, since no current flows through the organic EL element OL in any of the pixel circuits Pix(n,1) to Pix(n,M), no current flows in the nth branch wire ELVn (the branch power supply current in=0). The data write period for the pixel circuits Pix(n,1) to Pix(n,M) on the nth row corresponds to the reset period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row (see
I1(n)=i1(t+1)+i2(t+1)+ . . . +in−1(t+1)+in+2(t)+ . . . +iN(t) (9_1)
I2(n)=i2(t+1)+i3(t+1)+ . . . +in−1(t+1)+in+2(t)+ . . . +iN(t) (9_2)
. . .
In−1(n)=in−1(t+1)+ . . . +in+2(t)+ . . . +iN(t) (9_n−1)
In(n)=in+2(t)+ . . . +iN(t) (9_n)
As above, the trunk wire current Ip(n) (p=1 to N) includes only the branch power supply currents i1 toin−1, in+2 to iN flowing in the respective the branch wires ELV1 to ELVn−1, ELVn+2 to ELVN to which the pixel circuits Pix(i,j) (i=1 to n−1, n+2 to N; j=1 to M) in the emission state are connected, or includes only some of the currents. Note that the pixel circuit Pix(i,j) in the emission state is a pixel circuit in which the voltage of the corresponding emission control line Ep is at the low level, that is, a pixel circuit in which the corresponding emission control line Ei is in the active state.
On the other hand, the voltage Vn+1 at the (n+1)th connection point CNn+1 in the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row in which the data voltages are written next to the pixel circuits Pix(n,1) to Pix(n,M) on the nth row is given by the following equation (1≤n≤N−1):
Vn+1=V0−{I1(n+1)+I2(n+1)+ . . . +In+1(n+1)}R (10)
In the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row, namely, in the (n+1)th selection scanning period, no current flows through the organic EL element OL in any of the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row, and the current corresponding to the data voltage written in the data write period (nth scanning selection period) flows in each of the pixel circuits Pix(n,1) to Pix(n,M) on the nth row. Hence, no current flows in the (n+1)th branch wire ELVn+1 (the branch power supply current in+1=0), and in the nth branch wire ELVn flows the branch power supply current in corresponding to the sum of currents supplied from the power supply line to the respective pixel circuits Pix(n,1) to Pix(n,M) on the nth row. The data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row corresponds to the reset period for the pixel circuits Pix(n+2,1) to Pix(n+2,M) on the (n+2)th row (see
I1(n+1)=i1(t+1)+i2(t+1)+ . . . +in(t+1)+in+3(t)+ . . . +iN(t) (11_1)
I2(n+1)=i2(t+1)+i3(t+1)+ . . . +in(t+1)+in+3(t)+ . . . +iN(t) (11_2)
. . .
In−1(n+1)=in−1(t+1)+in(t+1)+in+3(t)+ . . . +iN(t) (11_n−1)
In(n+1)=in(t+1)+in+3(t)+ . . . +iN(t) (11_n)
In+1(n+1)=in+3(t)+ . . . +iN(t) (11_n+1)
As above, the trunk wire current Ip(n+1) (p=1 to N) also includes only the branch power supply currents i1 to in, in+3 to iN flowing in the respective the branch wires ELV1 to ELVn, ELVn+3 to ELVN to which the pixel circuits Pix(i,j) (i=1 to n, n+3 to N; j=1 to M) in the emission state are connected, or includes only some of the currents.
Equations (9_1) to (9_n) and (11_1) to (11_n) above are compared, respectively, to obtain the following equation:
I1(n+1)=I1(n)+in(t+1)−in+2(t)
. . .
In(n+1)=In(n)+in(t+1)−in+2(t)
Considering these equations and Equation (8), Equation (10) can be rewritten as follows:
Here, when Equation (9_n) above is compared with Equation (11_N+1), the following is obtained:
In+1(n+1)=In(n)−in+2(t) (13)
Equations (12) and (13) above hold for an integer n satisfying 1≤n≤N−1 (iN+1(t)=0). On the other hand, as apparent from
V1=V0−I1(1)·R (14)
Here, the following is obtained:
I1(1)=i3(t)+i4(t)+ . . . +iN(t) (15)
From Equations (12) to (15) above, it can be seen that when the value of the voltage Vp at the connection point CNp between the trunk wire ELV0 and the pth branch wire ELVp is sequentially obtained from the value at p=1 to the value at p=N, the value of the voltage drop ΔVp=V0−Vp at each connection point CNp can be calculated efficiently.
The timing control signal generation circuit 202 generates a data-side timing control signal Sdct and a scanning-side timing control signal Ssct based on the display control signal Sct. The data-side timing control signal Sdct is output from the display control circuit 20 as a part of the data-side control signal Scd. The scanning-side timing control signal Ssct is output from the display control circuit 20 and is input to the scanning-side drive circuit 40 as the scanning-side control signal Scs (see
The image data correction circuit 204 receives the image data signal Sda as a serial signal for each pixel, applies correction processing sequentially to the pixel data constituting the input image data indicated by the image data signal Sda by using the memory 206, and outputs the corrected pixel data sequentially as a driving image data signal Sdda. The driving image data signal Sdda and the data-side timing control signal Sdct constitute the data-side control signal Scd, and the data-side control signal Scd is output from the display control circuit 20 and input to the data-side drive circuit 30 (see
Next, the details of the operation of the image data correction circuit 204, that is, the details of the image data correction processing for generating driving image data, will be described with reference to
In the present embodiment, the image data correction processing illustrated in
In the image data correction processing, when the input of the image data signal Sda indicating new input image data is started, the image data correction circuit 204 operates as follows. In the following description, it is assumed that at the start time of the image data correction processing, the values of the brach power supply currents in flowing in each branch wire ELVn (n=1 to N) is stored in the memory 206 by image data arithmetic processing for the immediately preceding frame (details will be described later). The display luminance of each pixel circuit Pix(n,j) is determined by the pixel current i(n,j) of the pixel circuit Pix(n,j), that is, the drive current Id flowing through the organic EL element OL of the pixel circuit Pix(n,j), and the image data correction circuit 204 includes a conversion table 204t configured to convert the pixel data d(n,j) indicating the display luminance of the pixel circuit Pix(n,j) into the pixel current i(n,j) when the pixel circuit
Pix(n,j) emits light with the display luminance. The conversion table 204t provides, based on the pixel data constituting the input image data, an estimated value of the pixel current i(n,j) (hereinafter simply referred to as the “value of the pixel current i(n,j)”) corresponding to the drive current Id in each pixel circuit Pix(i,j), but instead of the conversion table 204t, a predetermined mathematical formula or function may be used to calculate the value of the corresponding pixel current i(n,j) from the pixel data in the image data. Hereinafter, the pixel data indicating the display luminance of the pixel circuit Pix(n,j) on the nth row and the jth column out of the pixel data constituting the input image data of the present frame, that is, the pixel data corresponding to the data voltage to be written in the pixel circuit Pix(n,j) in the present frame period is denoted by symbol “dn”. As described above, in the present embodiment, the pixel current i(i,j) corresponds to a current supplied to the pixel circuit Pix(i,j) from the power supply line (ith branch wire ELVi) (see
In the image data correction processing, first, steps S10 to S18 illustrated in
First, of the new input image data, M pieces of pixel data d11 to d1M for the pixel circuit Pix(1,1) to Pix(1,M) on the first row are received (step S10). Hereinafter, M pieces of pixel data corresponding to one row is referred to as “pixel row data”. Next, the pixel row data d11 to d1M is converted to values of the pixel currents i(1,1) to i(1,M) by the conversion table 204t, and an estimated value of the power supply current i1 on the first row (hereinafter also referred to as simply “a value of the first-row power supply current i1”) is obtained by summing up the values of the pixel currents i(1,1) to i(1,M) (i1=i(1,1)+i(1,2)+ . . . +i(1,M)). The estimated value is stored in the memory 206 as the value of the branch power supply current i1(t+1) of the first branch wire ELV1 in the present frame (step S11). Thus, the value of the branch power supply current i1(t) (immediately-preceding-frame current value) written in the memory 206 in the image data correction processing for the immediately preceding frame is rewritten to the value of the branch power supply current i1(t+1) (present-frame current value) obtained in step S11 of the image data correction processing for the present frame.
The first trunk wire current I1(1) in the data write period for the pixel circuits Pix(1,1) to Pix(1,M) on the first row is given by the following equation as shown in Equation (15) above. In the following description, for convenience, “In” is used instead of “In(n)” as a symbol representing the nth trunk wire current In(n) in the data write period for the pixel circuits Pix(n,1) to Pix(n,M) on the nth row (n=1 to N).
I1=i3(t)+i4(t)+ . . . +iN(t) (16)
Therefore, the trunk wire current I1 and the voltage V1 at the first connection point CN1 on the trunk wire ELV0 are obtained by the following equation (step S12):
I1=I0−i1(t)−i2(t) (17)
V1=V0−I1(1)·R (18)
I0 in the above equation represents a current supplied from the power supply circuit 50 to the trunk wire ELV0 of the high-level power supply line ELVDD (hereinafter referred to as “trunk power supply current”). The value of the trunk power supply current I0, which is given by the following equation, is obtained in the image data correction processing for the immediately preceding frame (see steps S18 and S38):
I0=i1(t)+i2(t)+i3(t)+i4(t)+ . . . +iN(t) (19)
It is assumed that immediately after the organic EL display device 10 is activated, the trunk power supply current I0 is set to a predetermined value as a value corresponding to Equation (19) above.
Next, by using the voltage V1 obtained by Equation (18) above, the voltage drop ΔV1=V0−V1 at the first connection point CN1 on the trunk wire ELV0 is determined (step S14). In the data write period for the pixel circuits Pix(1,1) to Pix(1,M) on the first row, the voltage held in the holding capacitor C1 in each pixel circuit Pix(1,j) (j=1 to M) on the first row is reduced by this voltage drop ΔV1 from the original value (see
Next, the corrected pixel data dc11 to dc1M for the pixel circuits Pix(1,1) to Pix(1,M) on the first row, namely, the first pixel row data dc11 to dc1M is output as a part of the driving image data signal Sdda (step S16).
Next, for determining the trunk power supply current I0 to be used in the image data correction processing for the subsequent frame, the trunk power supply current I0 is set to the value of the branch power supply current i1(t+1) obtained in step S11 (step S18).
When steps S10 to S18 as described above have been performed, the variable n indicating the row number is then initialized to “1” (step S20). Thereafter, steps S30 to S38 illustrated in
First, out of the new input image data, the pixel row data d(n+1)1 to d(n+1)M for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row is received from the outside (step S30). Next, the pixel row data d(n+1)1 to d(n+1)M is converted to values of the pixel current i(n+1,1) to i(n+1,M) by the conversion table 204t, an estimated value of the power supply current in+1 on the (n+1)th row (hereinafter also referred to as simply “a value of the (n+1)th row power supply current in+1”) is obtained by summing up the values of the pixel currents i(n+1,1) to i(n+1,M), and the estimated value is stored in the memory 206 as the value of the branch power supply current in+1(t+1) of the (n+1)th branch wire ELV1 in the present frame (step S31). That is, the value of the (n+1)th row power supply current in+1 obtained by the equation “in+1=i(n+1,1)+i(n+1,2)+ . . . +i(n+1,M)” is stored in the memory 206 as the value of the branch power supply current in+1(t+1). Thus, the value of the branch power supply current in+1(t) (immediately-preceding-frame current value) written in the memory 206 as the (n+1)th power supply current in+1 in the image data correction processing for the immediately preceding frame is rewritten to the value of the branch power supply current in+1(t+1) (present-frame current value) obtained in step S31 of the image data correction processing for the present frame (see (A) and (B) of
The (n+1)th trunk wire current In+1 in the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row is given by the following equation as shown in Equation (13) above:
In+1=In−in+2(t) (20)
In in Equation (20) above represents the nth trunk wire current in the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row, and the value of In has been obtained by this time point (see steps S12 and S32). The value of in+2 (t) in Equation (20) above is written in the memory 206 in the image data correction processing for the immediately preceding frame (see (B) of
In the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row, the voltage Vn+1 at the (n+1)th connection point CNn+1 on the trunk wire ELV0 is given by the following equation from Equation (12) above:
Vn+1=Vn−{n·in(t+1)−n·in+2(t)+In+1}R (21)
Here, the value of the voltage Vn at the nth connection point CNn on the trunk wire ELV0 has already been obtained at this point (see steps S12 and S32). Therefore, by using the value of voltage Vn, the value of the pixel current in+2 (t) stored in the memory 206, and the value of the trunk wire current In+1 obtained by Equation (20) above, from Equation (21) above, the value of the voltage Vn+1 at the (n+1)th connection point CNn+1 on the trunk wire ELV0 is obtained (step S32).
Next, by using the voltage Vn+1 determined by Equation (21) above, the voltage drop ΔVn+1=V0−Vn+1 at the (n+1)th connection point CNn+1 on the trunk wire ELV0 is determined, and the pixel row data d(n+1)1 to d(n+1)M for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row is corrected based on the voltage drop ΔV1 (step S34). Here, the pixel data d(n+1)j for each pixel circuit Pix(n+1,j) on the (n+1)th row is corrected so as to compensate for the reduction of the holding voltage (absolute value) of the holding capacitor C1 in the pixel circuit Pix(n+1,j) due to the voltage drop ΔV1 (j=1 to M). Hereinafter, the corrected pixel data for the pixel circuit Pix(1,j) is denoted by symbol “dclj” (j=1 to M).
Next, the corrected pixel row data dc(n+1) to dc(n+1)M for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row is output as a part of the driving image data signal Sdda (step S36).
Next, in order to determine the trunk power supply current I0 to be used in the image data correction processing for the subsequent frame, the value of the branch power supply current in+1(t+1) obtained in step S31 is added to the value of the trunk power supply current I0 at the present time point, thereby updating the value of the trunk power supply current I0 (step S38). That is, the value of the trunk power supply current I0 is increased by the value of the branch power supply current in+1(t+1).
When steps S30 to S38 as described above have been performed, it is determined whether the variable n indicating row line number is smaller than N−1 (step S40). As a result of the determination, when the variable n is smaller than N−1, the value of the variable n is increased by “1”, and the process then returns to step S30. Thereafter, steps S30 to S42 are repeatedly performed, and when the variable n becomes equal to N−1, the image data correction processing (
The driving image data signal Sdda generated by the above-described image data correction processing and output from the display control circuit 20 constitutes the data-side control signal Scd together with the data-side timing control signal Sdct, and the data-side control signal Scd is provided to the data-side drive circuit 30 as described above. The data-side drive circuit 30 drives the data signal lines D1 to DM based on the data-side control signal Scd, and the scanning-side drive circuit 40 drives the scanning signal lines G1 to GN and the emission control lines E1 to EN based on the scanning-side control signal Scs from the display control circuit 20, whereby the data voltage indicated by each pixel data dc(I,j)=dcij in the pixel row data dci1 to dciM of each row corrected as described above is written in the corresponding pixel circuit Pix(i,j) (i=1 to N, j=1 to M).
<1.4 Effects>
According to the present embodiment as described above, the pixel data d(i,j) indicating the data voltage to be written in each pixel circuit Pix(i,j) is corrected so as to compensate for the voltage drop ΔVi at the connection point CNi on the trunk wire ELV0 in the data write period (see
According to the present embodiment, the display control circuit 20 performs correction to compensate for the voltage drop caused by the current flowing in the trunk wire ELV0, and the circuit configuration for driving (each pixel circuit 15 in) the display portion 11 is the same as the known one. Further, in the image data correction processing performed by the display control circuit 20 (image data correction circuit 204), the voltage Vi+1 (i=1 to N−1) at each connection point CNi+1 on the trunk wire ELV0 is sequentially determined using the calculated voltage Vn at the connection point CNn in accordance with the writing order (scanning order) of the data voltage in the pixel circuits Pix(i,1) to Pix(i,M) (i=1 to N) on the N rows in the display portion 11 (see steps S12 and S32 of
Further, in the image data correction processing (
In the first embodiment, the data signal lines D1 to DM in the display portion 11 are directly connected to the data-side drive circuit 30, but instead, a demultiplexing circuit may be provided between the data-side drive circuit and the data signal lines D1 to DM, and a driving method may be employed in which each data signal D(j) (j=1 to M) generated in the data-side drive circuit is demultiplexed and given to two or more data signal lines (source lines) in the display portion 11 (hereinafter referred to as “source shared driving (SSD) method”). Hereinafter, an example of an organic EL display device employing such an SSD method will be described as a second embodiment.
<2.1 Configuration>
As illustrated in
In the display portion 11, there are provided M sets of (3M) data signal lines Dr1, Dg1, Db1 to DrM, DgM, DbM, each one set having three data signal lines made up of an R data signal line Drj, a G data signal line Dgj, and a B data signal line Dbj, which respectively correspond to red, green, and blue of the three primary colors, and N+1 scanning signal lines G0 to GN intersecting the data signal lines. Also, as in the first embodiment, N emission control lines E1 to EN are arranged along N scanning signal lines G1 to GN, respectively.
As illustrated in
The 3M data signal lines Dx1 to DxM (x=r, g, b) are connected to a demultiplexing circuit 30b to be described later in the data signal line drive circuit 30, and the N+1 scanning signal lines G0 to GN and the N emission control lines E1 to EN are connected to the scanning-side drive circuit (scanning signal line drive/emission control circuit) 40 as in the first embodiment.
As in the first embodiment, the display portion 11 is provided with a high-level power supply line (denoted by ELVDD as is the high-level power supply voltage) for supplying the high-level power supply voltage ELVDD and a low-level power supply line (denoted by ELVSS as is the low-level power supply voltage) for supplying the low-level power supply voltage ELVSS, as common power supply lines to each pixel circuit 15. As illustrated in
As in the first embodiment, the display control circuit 20 receives the input signal Sin from the outside of the display device 10b, generates the data-side control signal Scd and the scanning-side control signal Scs based on the input signal Sin, and outputs the data-side control signal Scd to the data-side drive circuit 30a in the data signal line drive circuit 30 and the scanning-side control signal Scs to the scanning-side drive circuit 40. In addition, the display control circuit 20 outputs an R selection control signal SSDr, a G selection control signal SSDg, and a B selection control signal SSDb to the demultiplexing circuit 30b in the data signal line drive circuit 30.
As illustrated in
The data-side drive circuit 30a has the same configuration as that of the data-side drive circuit 30 in the first embodiment and has M output terminals Ta1 to TaM. However, in the present embodiment, the SSD method having a multiplicity of 3 has been employed as described above, and hence the data-side drive circuit 30a functions as a time-division data signal generation circuit. That is, the data-side drive circuit 30a outputs, in each horizontal period, an R data signal Dr(j) to be applied to the R data signal line Drj, a G data signal Dg(j) to be applied to the G data signal line Dgj, and a B data signal Db(j) to be applied to the B data signal line Dbj as a data signal D(j) from the jth output terminal Taj in a time-division manner based on the data-side control signal Scd from the display control circuit 20 (j=1 to M). More specifically, each horizontal period includes three periods made up of a first period to a third period, the R data signal Dr(j) is output in the first period, the G data signal Dg(j) is output in the second period, and the B data signal Db(j) is output in the third period. In the ith horizontal period, the R data signal Dr(j) includes pixel data to be written in the R pixel circuit Pr(i,j) on the ith row and the jth set, the G data signal Dg(j) includes pixel data to be written in the G pixel circuit Pg(i,j) on the ith row and the jth set, and the B data signal Db(j) includes pixel data to be written in the B pixel circuit Pb(i,j) on the ith row and the jth set (i=1 to N, j=1 to M).
The demultiplexing circuit 30b has M demultiplexers made up of first to Mth demultiplexers 31 to 3M. Each demultiplexer 3j (j=1 to M) has the same configuration and demultiplexes the data signal D(j) output from the data-side drive circuit 30a. The R selection control signal SSDr, the G selection control signal SSDg, and the B selection control signal SSDb, which are output from the display control circuit 20, are supplied to all the demultiplexers 31 to 3M. The jth demultiplexer 3j has an input side connected to the jth output terminal Taj in the data-side drive circuit 30a and has an output side connected to the jth set of three data signal lines Drj, Dgj, Dbj. Therefore, each demultiplexer 3j includes an input terminal (hereinafter referred to as “input terminal TIj”) connected to the terminal to which the data signal D(j) is input, that is, an output terminal Taj in the data-side drive circuit 30a, and a terminal (hereinafter referred to as “output terminal TOxj”) connected to the data signal line Dxj (x=r, g, b). The jth demultiplexer 3j is configured in such a manner that three selection control signals SSDx (x=r, g, b) which are alternatively active are received, and the output terminal TOxj is electrically connected to the input terminal TIj when the selection control signal SSDx is at the low level (active), while the output terminal TOxj is electrically disconnected from the input terminal TIj to be in a high impedance state when the selection control signal SSDx is at the high level (inactive).
<2.2 Driving Method>
Next, the driving method for the display device 10b according to the present embodiment will be described with reference to
In the present embodiment, as illustrated in
Meanwhile, from the output terminal Taj of the data-side drive circuit 30a, in the pre-selection period (t1 to t5) within the (i−1)th horizontal period, as illustrated in
Thereafter, at the start time of the scanning selection period (t5 to t6), the voltage of the scanning signal line Gi−1 changes to the low level (active), and during the scanning selection period (t5 to t6), the voltage is maintained at the low level. However, in each pixel circuit Px(i,j) (x=r, g, b) on the ith row and the jth set, the voltage of the corresponding scanning signal line Gi is at the high level (inactive), so that the write control transistor M2 connected to the data signal line Dxj (x=r, g, b) is maintained in the off-state. On the other hand, the first initialization transistor M4 in each pixel circuit Px(i,j) (x=r, g, b) on the ith row and the jth set is in the on-state during the scanning selection period (t5 to t6) (see
Also, in the pre-selection period (t7 to t11) within the ith horizontal period (t7 to t13), which is the next horizontal period, the R selection control signal SSDr, the G selection control signal SSDg, and the B selection control signal SSDb sequentially become low levels (active) for each predetermined period, so that the output terminal electrically connected to the input terminals TIj are sequentially switched among the three output terminals TOrj, TOgj, TObj (j=1 to M) in each demultiplexer 3j.
In the pre-selection period (t7 to t11) within the ith horizontal period, the R data signal dr(i,j), the G data signal dg(i,j), and the B data signal db(i,j) are sequentially output from the output terminal Taj of the data-side drive circuit 30a in conjunction with the R selection control signal SSDr, the G selection control signal SSDg, and the B selection control signal SSDb, as illustrated in
Thereafter, at the start time of the scanning selection period (t11 to t12), the voltage of the scanning signal line Gi changes to the low level (active), and during the scanning selection period (t11 to t12), the voltage is maintained at the low level. Thus, during the scanning selection period (t11 to t12), the write control transistor M2 and the threshold compensation transistor M3 in each pixel circuit Px(i,j) (x=r, g, b) on the ith row and the jth set are on the on-state (see
Therefore, in the scanning selection period (t11 to t12), the voltage of the R data signal line Drj, that is, the voltage of the R data signal dr(i,j) held in the data line capacitance Cdrj, is written as pixel data in the R pixel circuit Pr(i,j) on the ith row and the jth set, the voltage of the G data signal line Dgj, that is, the voltage of the G data signal dg(i,j) held in the data line capacitance Cdgj, is written as pixel data in the G pixel circuit Pg(i,j) on the ith row and the jth set, and the voltage of the B data signal line Dbj, that is, the voltage of the B data signal db(i,j) held in the data line capacitance Cdbj is written as pixel data in the B pixel circuit Pb(i,j) on the ith row and the jth set.
By the driving as described above illustrated in
In the present embodiment as well, in the same manner as in the first embodiment, for the connection point CNi between the trunk wire ELV0 and each branch wire ELVi of the high-level power supply line ELVDD (i=1 to N), the display control circuit 20 determines the voltage drop ΔVi caused by the current flowing in the trunk wire ELV0 in the data write period for the pixel circuits Px(i,1) to Pix(i,M) on the row corresponding the branch wire ELVi, corrects the image data for each pixel circuit Px(i,j) on the row out of the input image data based on the voltage drop ΔVi, and thereby generates a driving image data signal Sdda to be supplied to the data-side drive circuit 30a (see
<2.3 Effects>
As described above, similarly to the first embodiment (see
The disclosure is not limited to the above embodiments, and various modifications can be made without departing from the scope of the disclosure.
For example, in the first and second embodiments, the pixel circuit 15 has been configured as illustrated in
When a pixel circuit having a configuration different from that illustrated in
I1=I0−i1(t) (22)
In this case, the (n+1)th trunk wire current In+1 in the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row is given by the following equation instead of Equation (20) above:
In+1=In−in+1(t) (23)
Further, in this case, in the data write period for the pixel circuits Pix(n+1,1) to Pix(n+1,M) on the (n+1)th row, the voltage Vn+1 at the (n+1)th connection point CNn+1 on the trunk wire ELV0 is given by the following equation instead of Equation (21) above:
Vn+1=Vn−{n·in(t+1)−n·in+1(t)+In+1}R (24)
In the first and second embodiments, the image data correction processing illustrated in
Further, in the first and second embodiments, as illustrated in
In the first and second embodiments, as illustrated in
In the second embodiment, as illustrated in
Although the embodiments and their modification have been described by taking the organic EL display device as an example, the disclosure is not limited to the organic EL display device but can be applied to a display device using a display element driven by a current. The display element usable here is a display element in which luminance, transmittance, or the like is controlled by a current, and for example, an organic EL element, that is, an organic light-emitting diode (OLED), an inorganic light-emitting diode, a quantum dot light-emitting diode (QLED), or the like can be used.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2018/034775 | 9/20/2018 | WO | 00 |