The present invention relates to a display device and more particularly to an active matrix-type liquid crystal display device using thin film transistors.
In recent years, an increase in the size and achievement of high definition of liquid crystal display devices have been promoted. In addition, in liquid crystal televisions, an increase in the rate of drive frequency which is called “double speed (120 Hz)”, “quad-speed (240 Hz)”, etc., has also been promoted. As a result, there has been a noticeable increase in the amount of power required to drive the panel of a liquid crystal display device. The causes of the increase in the amount of power include that: the source wiring line capacitance and gate wiring line capacitance in the liquid crystal panel increase as an increase in size is promoted; the number of wiring lines in the liquid crystal panel increases as achievement of high definition is promoted; the number of times the wiring lines of the liquid crystal panel are charged and discharged increases as an increase in rate (an increase in frequency) is promoted; and so forth.
In addition, in recent years, there has also been a noticeable increase in the amount of heat generated in a source driver LSI. The reason for this is because the amount of current flowing through the source wiring lines has increased over conventional cases due to the increase in source wiring line capacitance and the increase in the number of times the source wiring lines are charged and discharged. When the on-resistance per output terminal of the source driver LSI is constant, if the amount of current passing through the output terminal increases, then the amount of heat generated also increases. If the temperature of the source driver LSI exceeds an acceptable range of temperatures as a result of the increase in the amount of heat generated, then the source driver LSI may cause abnormal operation or become inoperable.
Liquid crystal has the property of deteriorating with continuous application of a DC voltage. Hence, in a liquid crystal display device, an AC voltage is applied to liquid crystal so that the polarity of an applied voltage to the liquid crystal can change every predetermined period. In addition, a large liquid crystal panel generally adopts dot-reversal driving (a driving scheme in which while the polarity of an applied voltage to the liquid crystal is reversed every adjacent pixels in vertical and horizontal directions, the polarity is also reversed every frame). Therefore, as shown in
In view of this, as a technique for suppressing heat generation in the source driver LSI, there is proposed a technique for reducing the amplitude of a voltage for when a source wiring line is charged and discharged. This will be described with reference to
Vr=Vp+Vq·(Cstg/(Cstg+Clc)) (1).
By the above equation (1), it is grasped that the applied voltage to the pixel electrode 118 is larger by Vq·(Cstg/(Cstg+Clc)) than the applied voltage Vp to the source wiring line 114. In the above-described manner, the applied voltage to the source wiring line can be made smaller than the voltage to be applied to the pixel electrode. Namely, even if the amplitude of the applied voltage to the source wiring line is small, the amplitude of the voltage applied to the pixel electrode is increased based on the change in the voltage of the auxiliary capacitance wiring line. By this, the amplitude of a voltage to be provided to the source wiring line can be reduced, which consequently suppresses heat generation in the source driver LSI.
Note that in a display device adopting CC driving and dot-reversal driving, auxiliary capacitances are arranged in a staggered manner with reference to an auxiliary capacitance wiring line.
Meanwhile, in recent years, in order to expand the viewing angle of a liquid crystal panel, pixel circuits which is configured such that one pixel Pij (i=1, 2, 3, . . . and j=1, 2, 3, . . . ) is divided into two subpixels Pija and Pijb as shown in
In view of this, Japanese Patent Application Laid-Open No. 2005-189804 proposes a driving scheme called MPD driving (Multi Pixel Driving). In a display device adopting MPD driving, as shown in
Japanese Patent Application Laid-Open No. 2006-139288 proposes another configuration example for generating a voltage difference between subpixels. According to the configuration example, as shown in
Meanwhile, when the configuration is such that voltages of the same waveform are provided to two gate wiring lines GLa and GLb using the pixel circuit shown in
In the configuration shown in
In the above equation (10), when Clca=Clcb=Ccp=Csta, the following equation (11) is established:
Vxa=Vda+ΔVsl·2/5 (11).
The above equation (3) can be transformed into the following equation (12):
As is grasped from the above equation (11), the change in the voltage of the subpixel PXa is on the order of two-fifths of the change ΔVsl in the voltage of the auxiliary capacitance wiring line SL. In addition, as is grasped from the above equation (12), the change in the voltage of the subpixel PXb is on the order of one-fifths of the change ΔVsl in the voltage of the auxiliary capacitance wiring line SL. As such, in the configuration shown in
An object of the present invention is therefore to provide a display device in which even if the amplitude of the voltage of a source wiring line is relatively small, the amplitudes of the voltages of subpixels can be increased and the voltage difference between the subpixels can be furthermore increased.
A first aspect of the present invention is directed to a display device comprising:
a pixel formation portion composed of a first subpixel portion including a first active element, a first capacitance element, and a first pixel electrode; and a second subpixel portion including a second active element, a second capacitance element, and a second pixel electrode;
a video signal line electrically connected to the first pixel electrode through the first active element, and electrically connected to the second pixel electrode through the second active element;
a scanning signal line provided to intersect the video signal line, and transmitting a scanning signal for controlling conducting/non-conducting states of the first active element and/or the second active element;
an auxiliary capacitance wiring line electrically connected to the first pixel electrode through the first capacitance element, and electrically connected to the second pixel electrode through the second capacitance element; and
a pixel electrode voltage shift portion that changes applied voltages to the first pixel electrode and the second pixel electrode by changing an applied voltage to the auxiliary capacitance wiring line, wherein
the pixel electrode voltage shift portion changes the applied voltages to the first pixel electrode and the second pixel electrode, whereby an effective voltage of the first pixel electrode is made different in magnitude from an effective voltage of the second pixel electrode.
According to a second aspect of the present invention, in the first aspect of the present invention,
during each frame period,
According to a third aspect of the present invention, in the first aspect of the present invention,
a capacitance value of the first capacitance element and a capacitance value of the second capacitance element differ from each other.
According to a fourth aspect of the present invention, in the first aspect of the present invention,
when taking a look at one video signal line, a plurality of pixel formation portions including a first and a second active element are arranged in a staggered manner on both sides of the video signal line, the first and second active elements being electrically connected to the video signal line.
According to a fifth aspect of the present invention, in the third aspect of the present invention,
a first scanning signal line and a second scanning signal line are provided as the scanning signal line, the first scanning signal line transmitting a scanning signal for controlling the conducting/non-conducting states of the first active element, and the second scanning signal line transmitting a scanning signal for controlling the conducting/non-conducting states of the second active element,
the pixel formation portion includes a third active element connected at its control terminal to the first scanning signal line, connected at its one conduction terminal to the second pixel electrode, and connected at its other conduction terminal to the auxiliary capacitance wiring line,
the first capacitance element is connected at its one end to the first pixel electrode and connected at its other end to the second pixel electrode,
the second capacitance element is connected at its one end to the second pixel electrode and connected at its other end to the auxiliary capacitance wiring line,
the first active element is connected at its control terminal to the first scanning signal line, connected at its one conduction terminal to the video signal line, and connected at its other conduction terminal to the first pixel electrode, and
the second active element is connected at its control terminal to the second scanning signal line, connected at its one conduction terminal to the video signal line, and connected at its other conduction terminal to the second pixel electrode.
According to a sixth aspect of the present invention, in the fifth aspect of the present invention,
during a first half period of the first period, the first active element and the third active element are placed in a conducting state and the second active element is placed in a non-conducting state, and
during a second half period of the first period, the first active element and the third active element are placed in a non-conducting state and the second active element is placed in a conducting state.
According to a seventh aspect of the present invention, in the first aspect of the present invention,
the display device further comprises a first and a second correction wiring line intersecting the auxiliary capacitance wiring line;
a third capacitance element connected at its one end to the first pixel electrode and connected at its other end to the first correction wiring line; and
a fourth capacitance element connected at its one end to the second pixel electrode and connected at its other end to the second correction wiring line, wherein
the first capacitance element is connected at its one end to the first pixel electrode and connected at its other end to the auxiliary capacitance wiring line, and
the second capacitance element is connected at its one end to the second pixel electrode and connected at its other end to the auxiliary capacitance wiring line.
According to an eighth aspect of the present invention, in the first aspect of the present invention,
an electrode pattern of the first pixel electrode and an electrode pattern of the second pixel electrode differ from each other.
A ninth aspect of the present invention is directed to a drive method for a display device including a pixel formation portion composed of a first subpixel portion including a first active element, a first capacitance element, and a first pixel electrode; and a second subpixel portion including a second active element, a second capacitance element, and a second pixel electrode; a video signal line electrically connected to the first pixel electrode through the first active element, and electrically connected to the second pixel electrode through the second active element; a scanning signal line provided to intersect the video signal line, and transmitting a scanning signal for controlling conducting/non-conducting states of the first active element and/or the second active element; and an auxiliary capacitance wiring line electrically connected to the first pixel electrode through the first capacitance element, and electrically connected to the second pixel electrode through the second capacitance element, the drive method comprising:
a first driving step of providing voltages which are determined according to an image to be displayed to the first pixel electrode and the second pixel electrode from the video signal line; and
a second driving step of changing the applied voltages to the first pixel electrode and the second pixel electrode by changing an applied voltage to the auxiliary capacitance wiring line, wherein
by changing the applied voltages to the first pixel electrode and the second pixel electrode in the second driving step, an effective voltage of the first pixel electrode and an effective voltage of the second pixel electrode are set to different magnitudes.
According to the first aspect of the present invention, a pixel formation portion is composed of a first subpixel portion and a second subpixel portion. By a pixel electrode voltage shift portion changing an applied voltage to an auxiliary capacitance wiring line, the voltages of pixel electrodes in the two subpixel portions change. Hence, the amplitudes of the voltages of the pixel electrodes become greater than the amplitude of a voltage provided to a video signal line. By this, the amplitude of the applied voltage to the video signal line can be reduced over conventional cases. In addition, by changing the voltage of the pixel electrode in each subpixel portion by the pixel electrode voltage shift portion, an effective voltage of a first pixel electrode (the pixel electrode in the first subpixel portion) is made different in magnitude from an effective voltage of a second pixel electrode (the pixel electrode in the second subpixel portion). From the above, a display device is implemented in which even if the amplitude of an applied voltage to a video signal line is relatively small, the amplitudes of the voltages of subpixels can be increased and the voltage difference between the subpixels can be furthermore increased.
According to the second aspect of the present invention, as with the first aspect of the present invention, a display device is implemented in which even if the amplitude of an applied voltage to a video signal line is relatively small, the amplitudes of the voltages of subpixels can be increased and the voltage difference between the subpixels can be furthermore increased.
According to the third aspect of the present invention, the level of the influence exerted by a change in the applied voltage to the auxiliary capacitance wiring line can be made different between the first pixel electrode and the second pixel electrode. By this, a voltage difference can be generated between subpixels, with a simple configuration.
According to the fourth aspect of the present invention, when dot-reversal driving is adopted, there is no need to reverse the polarity of an applied voltage to each video signal line every horizontal scanning period and thus the polarities of applied voltages to each video signal line are made to be the same throughout one frame period. Hence, since the number of times the video signal lines are charged and discharged is reduced, power consumption is reduced and an increase in the amount of heat generated in a video signal line driving LSI is suppressed.
According to the fifth aspect of the present invention, in a configuration in which active elements in two subpixel portions are controlled by scanning signals from different scanning signal lines, the level of the influence exerted by a change in the applied voltage to the auxiliary capacitance wiring line can be made different between the first pixel electrode and the second pixel electrode.
According to the sixth aspect of the present invention, as with the fifth aspect of the present invention, in a configuration in which active elements in two subpixel portions are controlled by scanning signals from different scanning signal lines, the level of the influence exerted by a change in the applied voltage to the auxiliary capacitance wiring line can be made different between the first pixel electrode and the second pixel electrode.
According to the seventh aspect of the present invention, by providing different voltages to a first correction wiring line and a second correction wiring line, a voltage difference can be generated between subpixels.
According to the eighth aspect of the present invention, since the magnitude of an electric field received by liquid crystal through the first pixel electrode differs from the magnitude of an electric field received by liquid crystal through the second pixel electrode, the difference in grayscale characteristics between subpixels becomes significant.
Embodiments of the present invention will be described below with reference to the accompanying drawings.
<1.1 Overall Configuration>
The display unit 200 includes n source wiring lines (video signal lines) S1 to Sn, m gate wiring lines (scanning signal lines) G1 to Gm, and a plurality of (n×m) pixel formation portions provided at the respective intersections of the n source wiring lines and the m gate wiring lines. In addition, in the display unit 200, m auxiliary capacitance wiring lines C1 to Cm are provided so as to have a one-to-one correspondence with the gate wiring lines G1 to Gm. Meanwhile, in the present embodiment, one pixel is divided into two subpixels in order to expand the viewing angle. Therefore, each of the plurality of pixel formation portions includes two subpixel formation portions which form subpixels. Note that in the following a pixel formation portion arranged in an i row and a j column is denoted by reference character Pij, one subpixel formation portion (hereinafter, also referred to as a “first subpixel portion”) included in the pixel formation portion Pij is denoted by reference character Pija, and the other subpixel formation portion (hereinafter, also referred to as a “second subpixel portion”) included in the pixel formation portion Pij is denoted by reference character Pijb (see
The liquid crystal controller 100 receives a data signal DAT and a timing control signal group TG which are sent from an external source, and outputs a source control signal group SS for controlling the operation of the source driver 300, a gate control signal group SG for controlling the operation of the gate driver 400, and an auxiliary capacitance wiring line control signal group SH for controlling the operation of the auxiliary capacitance wiring line driver 500. The source driver 300 receives the source control signal group SS and applies driving video signals to the source wiring lines S1 to Sn to charge pixel capacitances in the respective subpixel formation portions in the display unit 200. The gate driver 400 receives the gate control signal group SG and sequentially applies selection signals (scanning signals) to the gate wiring lines G1 to Gm. The auxiliary capacitance wiring line driver 500 receives the auxiliary capacitance wiring line control signal group SH and applies auxiliary capacitance wiring line drive signals to the auxiliary capacitance wiring lines Cl to Cm.
By thus applying the driving video signals to the respective source wiring lines S1 to Sn, applying the selection signals to the respective gate wiring lines G1 to Gm, and applying the auxiliary capacitance wiring line drive signals to the respective auxiliary capacitance wiring lines C1 to Cm, an image is displayed on the display unit 200.
<1.2 Configuration of Pixel Circuits>
Note that in the present embodiment a first active element is implemented by the thin film transistor Qija, a first capacitance element is implemented by the auxiliary capacitance Cija, and a first pixel electrode is implemented by the pixel electrode Xij. In addition, a second active element is implemented by the thin film transistor Qijb, a second capacitance element is implemented by the auxiliary capacitance Cijb, and a second pixel electrode is implemented by the pixel electrode Yij. Furthermore, a pixel electrode voltage shift portion is implemented by a connection relationship among the pixel electrode Xij, the auxiliary capacitance Cija, and the auxiliary capacitance wiring line Ci, a connection relationship among the pixel electrode Yij, the auxiliary capacitance Cijb, and the auxiliary capacitance wiring line Ci, and the auxiliary capacitance wiring line driver 500.
In the configuration shown in
Taking a look at pixel formation portions provided for a source wiring line S2 in
<1.3 Drive Method>
A drive method in the present embodiment will be described below with reference to
Then, at time point t=t0, the gate driver 400 sets the voltage of the gate wiring line G1 to VL. By this, the thin film transistors Q1ja and Q1jb provided for the gate wiring line G1 are placed in an off state. Thereafter, at time point t=t1, the auxiliary capacitance wiring line driver 500 changes the voltage of the auxiliary capacitance wiring line C1 from −Ve to Ve. In addition, at time point t=t1, the gate driver 400 sets the voltage of the gate wiring line G2 to VH. By this, thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an on state. Then, a negative polarity voltage is provided to pixel electrodes X22 and Y22 from the source wiring line S2 by the source driver 300. In addition, a positive polarity voltage is provided to pixel electrodes X23 and Y23 from the source wiring line S3 by the source driver 300.
Then, at time point t=t1+t0, the gate driver 400 sets the voltage of the gate wiring line G2 to VL. By this, the thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an off state. Thereafter, at time point t=2t1 (timing at which the voltage of the gate wiring line G3 is set to VH), the auxiliary capacitance wiring line driver 500 changes the voltage of the auxiliary capacitance wiring line C2 from Ve to −Ve.
Meanwhile, the other ends of auxiliary capacitances C11a and C11b which are connected at their one ends to the pixel electrodes X11 and Y11 to which a positive polarity voltage is provided, are connected to the auxiliary capacitance wiring line C1. On the other hand, the other ends of auxiliary capacitances C12a and C12b which are connected at their one ends to the pixel electrodes X12 and Y12 to which a negative polarity voltage is provided, are connected to the auxiliary capacitance wiring line C2. The voltages applied to the source wiring line S1 during the above-described period (time point t=0 to 2t1) are, as shown in
Clca(Vda−Vc)+Ca(Vda−(−Ve))=Clca(Vx−Vc)+Ca(Vx−Ve) (13)
∴(Clca+Ca)Vx=(Clca+Ca)Vda+2CaVe (14)
∴Vx=Vda+(2Ca/(Clca+Ca))Ve (15)
where Clca is the capacitance value of a liquid crystal capacitance LC11a and Ca is the capacitance value of the auxiliary capacitance C11a. Vc is the voltage value of a counter electrode Com.
In a likewise manner, the voltage Vy is obtained as shown in the following equations (16) to (18):
Clcb(Vda−Vc)+Cb(Vda−(−Ve))=Clcb(Vy−Vc)+Cb(Vy−Ve) (16)
∴(Clcb+Cb)Vy=(Clcb+Cb)Vda+2CbVe (17)
∴Vy=Vda+(2Cb/(Clcb+Cb))Ve (18)
where Clcb is the capacitance value of a liquid crystal capacitance LC11b and Cb is the capacitance value of the auxiliary capacitance C11b.
By the above equation (15) and the above equation (18), the voltage difference between the pixel electrode X11 and the pixel electrode Y11 is represented by the following equation (19):
Vx−Vy=((2Ca/(Clca+Ca))−(2Cb/(Clcb+Cb)))Ve (19).
<1.4 Effects>
Effects in the present embodiment will be described.
Note that as is grasped from
In addition, if the condition “Ve>0” is satisfied even after an adjustment to the voltages Ve and Vda is made, then the voltages Vx and Vy of pixel electrodes in two subpixel formation portions become larger than the voltage Vda provided from the source wiring line Sj (to the pixel electrodes). Namely, even if the amplitude of an applied voltage to the source wiring line Sj is relatively small, a relatively large voltage can be applied to a pixel electrode in each subpixel formation portion. Therefore, an increase in the amplitude of an applied voltage to the source wiring line Sj is suppressed and thus heat generation in the source driver LSI is suppressed.
As described above, according to the present embodiment, a display device is implemented in which even if the amplitude of the voltage of a source wiring line is relatively small, the amplitudes of the voltages of subpixels can be increased and the voltage difference between the subpixels can be furthermore increased.
<2.1 Overall Configuration>
<2.2 Configuration of Pixel Circuits>
Note that in the present embodiment a first active element is implemented by the thin film transistor Q(2i−1)ja, a first capacitance element is implemented by the auxiliary capacitance C(2i−1)jc, and a first pixel electrode is implemented by the pixel electrode X(2i−1)j. Note also that a second active element is implemented by the thin film transistor Q(2i−1)jb, a second capacitance element is implemented by the auxiliary capacitance C(2i−1)jb, and a second pixel electrode is implemented by the pixel electrode Y(2i−1)j. Furthermore, a third active element is implemented by the thin film transistor Q(2i−1)jc. Furthermore, a pixel electrode voltage shift portion is implemented by a connection relationship among the pixel electrode X(2i−1)j, the pixel electrode Y(2i−1)j, the auxiliary capacitance C(2i−1)jc, the auxiliary capacitance C(2i−1)jb, and the auxiliary capacitance wiring line Ci, and the auxiliary capacitance wiring line driver 500.
Liquid crystal is present between the pixel electrodes X(2i−1)j, Y(2i−1)j and a counter electrode Com. In terms of equivalence, a liquid crystal capacitance LC(2i−1)ja is arranged between the pixel electrode X(2i−1)j and the counter electrode Com, and a liquid crystal capacitance LC(2i−1)jb is arranged between the pixel electrode Y(2i−1)j and the counter electrode Corn. Then, light entering the liquid crystal (layer) from the backlight through the polarizing plate is polarized according to the magnitude of a voltage applied to the liquid crystal, whereby the display states of subpixels are controlled.
In the present embodiment, too, as shown in
<2.3 Drive Method>
A drive method in the present embodiment will be described below with reference to
Then, at time point t=t0, the gate driver 400 sets the voltage of the gate wiring line G1 to VL. By this, the thin film transistors Q1ja and Q1jc provided for the gate wiring line G1 are placed in an off state. Thereafter, at time point t=t1, the gate driver 400 sets the voltage of the gate wiring line G2 to VH. By this, thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an on state. Then, a positive polarity voltage Vd2 is provided to the pixel electrode Y12 from the source wiring line S2 by the source driver 300. In addition, a negative polarity voltage Vd3 is provided to the pixel electrode Y23 from the source wiring line S3 by the source driver 300.
Then, at time point t=t1+t0, the gate driver 400 sets the voltage of the gate wiring line G2 to VL. By this, the thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an off state. Thereafter, at time point t=2t1 (timing at which the voltage of the gate wiring line G3 is set to VH), the auxiliary capacitance wiring line driver 500 changes the voltage of the auxiliary capacitance wiring line C1 from −Ve to Ve.
Meanwhile, the other end of an auxiliary capacitance C12b connected at its one end to the pixel electrode Y12 to which a positive polarity voltage is provided, is connected to the auxiliary capacitance wiring line C1. Therefore, at time point t=t0, a voltage (Vd2−(−Ve)) is applied between both ends of a capacitor C12c arranged between the pixel electrode X12 and the pixel electrode Y12. Here, when the voltage of the pixel electrode X12 at time point t=t1+t0 is Vs, the voltage Vs is obtained as shown in the following equations (20) to (22):
Clca(Vd2−Vc)+Cc(Vd2−(−Ve))=Clca(Vs−Vc)+Cc(Vs−Vd2) (20)
∴(Clca+Cc)Vs=(Clca+Cc)Vd2+Cc(Vd2+Ve) (21)
∴Vs=Vd2+(Cc/(Clca+Cc))(Vd2+Ve) (22)
where Clca is the capacitance value of a liquid crystal capacitance LC12a and Cc is the capacitance value of the auxiliary capacitance C12c. The voltage Vc is the voltage value of a counter electrode Com.
Then, when the voltage of the pixel electrode X12 after the voltage of the auxiliary capacitance wiring line C1 is changed from −Ve to Ve at time point t=2t1 is Vx and the voltage of the pixel electrode Y12 is Vy, the voltage Vx is obtained as shown in the following equations (23) to (25):
Clca(Vd2−Vc)+Cc(Vd2−(−Ve))=Clca(Vx−Vc)+Cc(Vx−Vy) (23)
∴(Clca+Cc)Vx=(Clca+Cc)Vd2+Cc(Vy+Ve) (24)
∴Vx=Vd2+(Cc/(Clca+Cc))(Vy+Ve) (25).
By the above equation (22) and the above equation (25), Vx−Vs is obtained as shown in the following equation (26):
In addition, the voltage Vy is obtained as shown in the following equations (27) to (32):
where Clcb is the capacitance value of a liquid crystal capacitance LC12b and Cb is the capacitance value of the auxiliary capacitance C12b.
<2.4 Effects>
Effects in the present embodiment will be described.
Note that as is grasped from
In addition, as is grasped from the waveform (see reference characters S2 to S4) of the voltage of a source wiring line Sj shown in
In addition, if the condition “Ve>0” is satisfied even after an adjustment to the voltages Ve and Vd2 is made, then the voltage Vy of a pixel electrode in a subpixel formation portion becomes larger than the voltage Vd2 provided from the source wiring line Sj (to the pixel electrode). Namely, even if the amplitude of an applied voltage to the source wiring line Sj is relatively small, a relatively large voltage can be applied to a pixel electrode in each subpixel formation portion. Therefore, an increase in the amplitude of an applied voltage to the source wiring line Sj is suppressed and thus heat generation in the source driver LSI is suppressed.
As described above, according to the present embodiment, a display device is implemented in which even if the amplitude of the voltage of a source wiring line is relatively small, the amplitudes of the voltages of subpixels can be increased and the voltage difference between the subpixels can be furthermore increased.
<3.1 Configuration>
<3.2 Configuration of Pixel Circuits>
Note that in the present embodiment a first active element is implemented by the thin film transistor Qija, a first capacitance element is implemented by the auxiliary capacitance Cija, a third capacitance element is implemented by the auxiliary capacitance Cijc, and a first pixel electrode is implemented by the pixel electrode Xij. Note also that a second active element is implemented by the thin film transistor Qijb, a second capacitance element is implemented by the auxiliary capacitance Cijb, a fourth capacitance element is implemented by the auxiliary capacitance Cijd, and a second pixel electrode is implemented by the pixel electrode Yij. Furthermore, a pixel electrode voltage shift portion is implemented by a connection relationship among the pixel electrode Xij, the auxiliary capacitance Cija, and the auxiliary capacitance wiring line Ci, a connection relationship among the pixel electrode Yij, the auxiliary capacitance Cijb, and the auxiliary capacitance wiring line Ci, and an auxiliary capacitance wiring line driver 500.
Liquid crystal is present between the pixel electrodes Xij, Yij and a counter electrode Com. In terms of equivalence, a liquid crystal capacitance LCija is arranged between the pixel electrode Xij and the counter electrode Com, and a liquid crystal capacitance LCijb is arranged between the pixel electrode Yij and the counter electrode Com. Then, light entering the liquid crystal (layer) from a backlight through a polarizing plate is polarized according to the magnitude of a voltage applied to the liquid crystal, whereby the display states of subpixels are controlled.
In the present embodiment, as shown in
<3.3 Drive Method>
A drive method in the present embodiment will be described below with reference to
Then, at time point t=t0, the gate driver 400 sets the voltage of the gate wiring line G1 to VL. By this, the thin film transistors Q1ja and Q1jb provided for the gate wiring line G1 are placed in an off state. Thereafter, at time point t=t1, the auxiliary capacitance wiring line driver 500 changes the voltage of the auxiliary capacitance wiring line C1 from −Ve to Ve. In addition, at time point t=t1, the gate driver 400 sets the voltage of the gate wiring line G2 to VH. By this, thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an on state. Then, a negative polarity voltage is provided to pixel electrodes X21 and Y21 from the source wiring line S1 by the source driver 300. In addition, a positive polarity voltage is provided to pixel electrodes X22 and Y22 from the source wiring line S2 by the source driver 300.
Then, at time point t=t1+t0, the gate driver 400 sets the voltage of the gate wiring line G2 to VL. By this, the thin film transistors Q2ja and Q2jb provided for the gate wiring line G2 are placed in an off state. Thereafter, at time point t=2t1 (timing at which the voltage of a gate wiring line G3 is set to VH), the auxiliary capacitance wiring line driver 500 changes the voltage of the auxiliary capacitance wiring line C2 from Ve to −Ve. In addition, at time point t=2t1, the correction wiring line driver 700 changes the voltage of the correction wiring line SA from −Vf to Vf and changes the voltage of the correction wiring line SB from Vf to −Vf.
Meanwhile, the other ends of auxiliary capacitances C11a and C11b connected at their one ends to the pixel electrodes X11 and Y11 to which a positive polarity voltage is provided, are connected to the auxiliary capacitance wiring line C1. In addition, the other end of an auxiliary capacitance C11c connected at its one end to the pixel electrode X11 is connected to the correction wiring line SA, and the other end of an auxiliary capacitance C11d connected at its one end to the pixel electrode Y11 is connected to the correction wiring line SB. Here, it is assumed that at time point t=t0 an arbitrary voltage Vda of a magnitude between Va and Vb, inclusive, is provided to the pixel electrode X11 and the pixel electrode Y11. At this time, when the voltage of the pixel electrode X11 at time point t=2t1 is Vx and the voltage of the pixel electrode Y11 is Vy, the voltage Vx is obtained as shown in the following equations (33) to (35):
Clca(Vda−Vc)+Ca(Vda−(−Ve))+Cc(Vda−(−Vf))=Clca(Vx−Vc)+Ca(Vx−Ve)+Cc(Vx−Vf) (33)
∴(Clca+Ca+Cc)Vx=(Clca+Ca+Cc)Vda+2CaVe+2CcVf (34)
∴Vx=Vda+(2CaVe+2CcVf)/(Clca+Ca+Cc) (35)
where Clca is the capacitance value of a liquid crystal capacitance LC11a, Ca is the capacitance value of the auxiliary capacitance C11a, and Cc is the capacitance value of the auxiliary capacitance C11c. Vc is the voltage value of counter electrode Com.
In a likewise manner, the voltage Vy is obtained as shown in the following equations (36) to (38):
Clcb(Vda−Vc)+Cb(Vda−(−Ve))+Cd(Vda−Vf)=Clcb(Vy−Vc)+Cb(Vy−Ve)+Cd(Vy−(−Vf)) (36)
∴(Clcb+Cb+Cd)Vy=(Clcb+Cb+Cd)Vda+2CbVe−2CdVf (37)
∴Vy=Vda+(2CbVe−2CdVf)/(Clcb+Cb+Cd) (38)
where Clcb is the capacitance value of a liquid crystal capacitance LC11b, Cb is the capacitance value of the auxiliary capacitance C11b, and Cd is the capacitance value of the auxiliary capacitance C11d.
By the above equation (35) and the above equation (38), the voltage difference between the pixel electrode X11 and the pixel electrode Y11 is represented by the following equation (39):
Vx−Vy=(2CaVe+2CcVf)/(Clca+Ca+Cc)−(2CbVe−2CdVf)/(Clcb+Cb+Cd) (39).
<3.4 Effects>
Effects in the present embodiment will be described. When, in the configuration shown in
Vx−Vy=4CcVf/(Clca+Ca+Cc) (40)
As is grasped from the above equation (40), regardless of the magnitudes of the capacitance values Cc, Clca, and Ca, by adjusting the magnitude of the voltage Vf, an arbitrary voltage difference can be generated between a pixel electrode Xij and a pixel electrode Yij.
Note that this voltage difference Vx−Vy between subpixels is only generated during a period during which SA in
Note that in the present embodiment the auxiliary capacitance Cija and the auxiliary capacitance Cijb are composed of homogeneous first conductive films, insulating films, and second conductive films. By this, when a panel is designed such that the capacitance values of two capacitances are equal, the first conductive films, second conductive films, and insulating films of the two capacitances are designed such that their forms and sizes are the same. Hence, even if the form or size is changed due to variations caused by etching conditions, etc., since two capacitances change in the same manner, the capacitance values of the two capacitances are equal.
This also applies to the case of the auxiliary capacitance Cijc and the auxiliary capacitance Cijd.
From the above, according to the present embodiment, a voltage difference can be generated between a pixel electrode Xij and a pixel electrode Yij to which voltages Vda of equal magnitudes are provided from a source wiring line Sj and the grayscale characteristics thereof can be changed, and thus, the viewing angle is expanded.
In addition, in the present embodiment, the average voltage of the voltage of the pixel electrode X11 and the voltage of the pixel electrode Y11 is obtained as shown in the following equation (41):
(Vx+Vy)/2=Vda+(2CaVe)/(Clca+Ca+Cc) (41).
As is grasped from the above equation (41), regardless of the magnitudes of the capacitance values Cc, Clca, and Ca, by adjusting the magnitude of the voltage Ve, the average voltage of the voltage of a pixel electrode Xij and the voltage of a pixel electrode Yij can be changed to an arbitrary magnitude. By this, the amplitude of an applied voltage to a source wiring line Sj can be reduced and the amount of the charge and discharge currents of the source wiring line Sj is reduced and thus power consumption is reduced.
Note that although in the present embodiment, as shown in
<4. Others>
For the above-described embodiments, even when the voltage difference between subpixels is small (or when there is no voltage difference), by adopting different electrode patterns between the pixel electrode Xij and the pixel electrode Yij, the magnitude of an electric field received by liquid crystal can be made different between a first subpixel portion Pija and a second subpixel portion Pijb. This will be described with reference to
Number | Date | Country | Kind |
---|---|---|---|
2009-153199 | Jun 2009 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP2010/053257 | 3/1/2010 | WO | 00 | 12/5/2011 |