Embodiments of the present disclosure relate to a display device, and more particularly to a display device that is operable in a variable frequency mode, and a pixel of the display device.
In general, a display device may display an image at a fixed frame frequency (or a constant refresh rate) of about 60 Hz, about 120 Hz, about 240 Hz, or the like. However, a frame frequency of rendering by a host processor (e.g., a graphics processing unit (GPU) or a graphics card) providing frame data to the display device may be different from the frame frequency of the display device. In particular, when the host processor provides the display device with frame data for a game image (gaming image) that requires complicated rendering, the frame frequency mismatch may be intensified, and a tearing phenomenon where a boundary line is caused by the frame frequency mismatch in an image of the display device may occur.
To prevent or reduce the tearing phenomenon, a variable frequency mode (e.g., a Free-Sync mode, a G-Sync mode, etc.) has been developed in which a host processor provides frame data to a display device at a variable frame frequency by changing a time length (or a duration of time) of a blank period in each frame period. A display device supporting the variable frequency mode may display an image in synchronization with the variable frame frequency, or may drive a display panel at the variable frame frequency or a variable driving frequency, thereby reducing or preventing the tearing phenomenon.
However, in the display device operating in the variable frequency mode, a luminance of the display panel driven at a first driving frequency and a luminance of the display panel driven at a second driving frequency different from the first driving frequency may be different from each other, and thus a flicker may occur when a driving frequency of the display panel is changed.
Some embodiments provide a display device capable of displaying an image with uniform luminance at different driving frequencies.
Some embodiments provide a pixel of a display device capable of displaying an image with uniform luminance at different driving frequencies.
According to embodiments, there is provided a display device including a display panel including a pixel, and a panel driver connected to the display panel and configured to receive input image data in a variable frame frequency in order to drive the display panel based on the input image data. A frame period for the display panel is divided into at least one scan period and at least one or more hold periods, and a time during which the pixel performs an anode initialization operation in each of the hold periods is longer than a time during which the pixel performs the anode initialization operation in the scan period.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal, and the panel driver may gradually increase a number of the anode initialization signal applied to the pixel in the hold periods.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal, and the panel driver may gradually increase a width of the anode initialization signal applied to the pixel in each of the hold periods.
In embodiments, the panel driver may determine the frame period for the display panel according to the variable frame frequency such that a time length of the frame period corresponds to N times of a time length of a minimum frame period, where N is an integer greater than 0. The panel driver may divide the frame period into the scan period having a time length corresponding to the time length of the minimum frame period, and the hold periods of which a number corresponds to N−1, and each of the N−1 hold periods may have a time length corresponding to the time length of the minimum frame period.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal to the pixel in the scan period for one time, and may increase a number of the anode initialization signal applied to the pixel by one in each of the N−1 hold periods.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal having a first width to the pixel in the scan period, and may increase a width of the anode initialization signal applied to the pixel by a second width in each of the N−1 hold periods.
In embodiments, the pixel may include a light emitting element including an anode, and a cathode coupled to a line of a power supply voltage, and an anode initialization transistor configured to perform the anode initialization operation by applying an anode initialization voltage to the anode of the light emitting element. The anode initialization voltage may be set corresponding to a sum of the power supply voltage and a threshold voltage of the light emitting element.
In embodiments, the pixel may perform the anode initialization operation by using an anode initialization voltage, and the panel driver may gradually decrease the anode initialization voltage in the hold periods.
In embodiments, the scan period may include a gate initialization period in which the pixel performs a gate initialization operation, a threshold voltage compensation period in which the pixel performs a threshold voltage compensation operation, a data writing period in which the pixel performs a data writing operation, an anode initialization period in which the pixel performs the anode initialization operation, and an emission period in which the pixel performs an emission operation. Each of the hold periods may include the anode initialization period in which the pixel performs the anode initialization operation, and the emission period in which the pixel performs the emission operation.
In embodiments, the panel driver may include a data driver configured to provide a data voltage corresponding to the input image data to the pixel, a scan driver configured to provide a gate initialization signal, a compensation signal, a writing signal and an anode initialization signal to the pixel in the scan period, and to provide the anode initialization signal to the pixel in each of the hold periods, an emission driver configured to provide an emission signal to the pixel in each of the scan period and the hold periods, and a controller configured to control the data driver, the scan driver and the emission driver.
In embodiments, the pixel may include a first capacitor coupled between a line of a first power supply voltage and a first node, a second capacitor coupled between the first node and a second node, a first transistor having a gate coupled to the second node, a second transistor configured to transfer a data voltage to the first node in response to a writing signal, a third transistor configured to diode-connect the first transistor in response to a compensation signal, a fourth transistor configured to apply a gate initialization voltage to the second node in response to a gate initialization signal, a fifth transistor configured to apply a reference voltage to the first node in response to the compensation signal, a sixth transistor configured to couple the first transistor and a light emitting element in response to an emission signal, a seventh transistor configured to apply an anode initialization voltage to an anode of the light emitting element in response to an anode initialization signal, and the light emitting element including the anode, and a cathode coupled to a line of a second power supply voltage.
In embodiments, the panel driver may determine the frame period for the display panel based on the variable frame frequency such that a time length of the frame period corresponds to M times of an emission cycle, where M is an integer greater than 0. The panel driver may divide the frame period into the scan period having a time length corresponding to L times of the emission cycle, and the hold periods of which a number corresponds to M-L, and each of the M-L hold periods may have a time length corresponding to the emission cycle, where L is an integer greater than 0 and less than or equal to M.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal once to the pixel in each of L emission cycles of the scan period, and may increase a number of applying the anode initialization signal to the pixel by one per L hold periods of the M-L hold periods.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal once to the pixel in each of L emission cycles of the scan period, and may increase a number of applying the anode initialization signal to the pixel by one in each of the M-L hold periods.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal having a first width to the pixel in each of L emission cycles of the scan period, and may increase a width of the anode initialization signal applied to the pixel by a second width per L hold periods of the M-L hold periods.
In embodiments, the pixel may perform the anode initialization operation in response to an anode initialization signal. The panel driver may apply the anode initialization signal having a first width to the pixel in each of L emission cycles of the scan period, and may increase a width of the anode initialization signal applied to the pixel by a second width in each of the M-L hold periods.
According to embodiments, there is provided a display device including a display panel including a pixel that performs an anode initialization operation by an anode initialization voltage, and a panel driver configured to receive input image data in a variable frame frequency in order to drive the display panel based on the input image data. A frame period for the display panel is divided into at least one scan period and at least one or more hold periods, and a voltage level of the anode initialization voltage in each of the hold periods is different from a voltage level of the anode initialization voltage in the scan period.
In embodiments, the panel driver may gradually decrease the anode initialization voltage in the hold periods such that the anode initialization voltage decreases by a predetermined voltage difference in each of the hold periods.
According to embodiments, there is provided a pixel of display device including a first capacitor coupled between a line of a first power supply voltage and a first node, a second capacitor coupled between the first node and a second node, a first transistor including a gate coupled to the second node, a second transistor configured to transfer a data voltage to the first node in response to a writing signal, a third transistor configured to diode-connect the first transistor in response to a compensation signal, a fourth transistor configured to apply a gate initialization voltage to the second node in response to a gate initialization signal, a fifth transistor configured to apply a reference voltage to the first node in response to the compensation signal, a sixth transistor configured to couple the first transistor and a light emitting element in response to an emission signal, a seventh transistor configured to perform an anode initialization operation that applies an anode initialization voltage to an anode of the light emitting element in response to an anode initialization signal, and the light emitting element including the anode, and a cathode coupled to a line of a second power supply voltage. A frame period for the pixel includes at least one scan period and at least one or more hold periods, and a discharging degree of a parasitic capacitor of the light emitting element by the anode initialization operation gradually increases in the hold periods.
In embodiments, in the hold periods, to gradually increase the discharging degree of the parasitic capacitor, a number of applying the anode initialization signal to the pixel may gradually increase, a width of the anode initialization signal may gradually increase, or the anode initialization voltage may gradually decrease.
As described above, in a display device according to embodiments, a time during which each pixel performs an anode initialization operation in a hold period may be longer than a time during which each pixel performs the anode initialization operation in a scan period. Accordingly, a luminance increase in the hold period may be prevented or reduced, and a luminance difference between different driving frequencies may be prevented or reduced.
Further, in the display device according to embodiments, a voltage level of an anode initialization voltage in the hold period may be different from a voltage level of the anode initialization voltage in the scan period. Accordingly, a luminance increase in the hold period may be prevented or reduced, and a luminance difference between different driving frequencies may be prevented or reduced.
Illustrative, non-limiting embodiments will be more clearly understood from the following detailed description in conjunction with the accompanying drawings.
Hereinafter, embodiments of the present disclosure will be explained in detail with reference to the accompanying drawings.
Referring to
The display panel 110 may include the plurality of pixels PX arranged in a matrix form having a plurality of rows and a plurality of columns. Each pixel PX may perform an anode initialization operation in response to the anode initialization signal GB. In some embodiments, as illustrated in
The data driver 130 may provide data voltages VDAT to the plurality of pixels PX based on a data control signal DCTRL and output image data ODAT received from the controller 160. In some embodiments, the data control signal DCTRL may include, but not limited to, an output data enable signal, a horizontal start signal and a load signal. The data driver 130 may receive, as the output image data ODAT, frame data at a driving frequency DF of the display panel 110. In some embodiments, the data driver 130 and the controller 160 may be implemented with a single integrated circuit, and the single integrated circuit may be referred to as a timing controller embedded data driver (TED). In other embodiments, the data driver 130 and the controller 160 may be implemented with separate integrated circuits.
The scan driver 140 may provide the gate initialization signals GI, the compensation signals GC, the writing signals GW and the anode initialization signals GB to the plurality of pixels PX based on a scan control signal SCTRL received from the controller 160. In some embodiments, the scan control signal SCTRL may include, but not limited to, a scan start signal and a scan clock signal. In some embodiments, the scan driver 140 may sequentially provide the gate initialization signals GI, the compensation signals GC, the writing signals GW and the anode initialization signals GB to the plurality of pixels PX on a row-by-row basis. In some embodiments, the scan driver 140 may be integrated or formed in a peripheral portion of the display panel 110. In other embodiments, the scan driver 140 may be implemented with one or more integrated circuits.
The emission driver 150 may provide the emission signals EM to the plurality of pixels PX based on an emission control signal EMCTRL received from the controller 160. In some embodiments, the emission control signal EMCTRL may include, but not limited to, an emission start signal and an emission clock signal. In some embodiments, the emission driver 150 may sequentially provide the emission signals EM to the plurality of pixels PX on a row-by-row basis. In some embodiments, the emission driver 150 may be integrated or formed in the peripheral portion of the display panel 110. In other embodiments, the emission driver 150 may be implemented with one or more integrated circuits.
The controller 160 (e.g., a timing controller (TCON)) may receive the input image data DAT and a control signal CTRL received from an external host processor (e.g., an application processor (AP), a graphics processing unit (GPU) or a graphics card). In some embodiments, the control signal CTRL may include, but not limited to, a vertical synchronization signal, a horizontal synchronization signal, an input data enable signal, a master clock signal, etc. The controller 160 may generate the output image data ODAT, the data control signal DCTRL, the scan control signal SCTRL and the emission control signal EMCTRL based on the input image data IDAT and the control signal CTRL. The controller 160 may control an operation of the data driver 130 by providing the output image data ODAT and the data control signal DCTRL to the data driver 130, may control an operation of the scan driver 140 by providing the scan control signal SCTRL to the scan driver 140, and may control an operation of the emission driver 150 by providing the emission control signal EMCTRL to the emission driver 150.
The display device 100 according to embodiments may operate not only in a normal mode in which the display panel 110 is driven at a fixed driving frequency DF (e.g., of about 240 Hz), but also in a variable frequency mode in which the display panel 110 is driven at a variable driving frequency DF. In the normal mode, the host processor may provide the input image data IDAT to the controller 160 at a fixed (or constant) frame frequency IFF, and the driving frequency DF of the display panel 110 may be determined as the fixed frame frequency IFF. Thus, the controller 160 may control the data driver 130, the scan driver 140 and the emission driver 150 to drive the display panel 110 at the fixed frame frequency IFF, or at the fixed driving frequency DF.
In the variable frequency mode, the host processor may provide the input image data IDAT to the controller 160 at a variable frame frequency IFF (or a variable frame rate) by changing a time length (or a duration of time) of a blank period in each frame period, and the driving frequency DF of the display panel 110 may be determined according to the variable frame frequency IFF. Thus, the controller 160 may control the data driver 130, the scan driver 140 and the emission driver 150 to drive the display panel 110 at the variable frame frequency IFF, or at the variable driving frequency DF. For example, the variable frame frequency IFF or the variable frame rate may be changed within a range, but not limited to, from about 1 Hz to about 240 Hz. Further, for example, the variable frequency mode may be, but not be limited to, a Free-Sync mode, a G-Sync mode, etc.
For example, as illustrated in
In the variable frequency mode, the display device 100 may prevent a tearing phenomenon caused by a frame frequency mismatch by displaying an image in synchronization with the variable frame frequency IFF. However, a conventional display device operating in the variable frequency mode may have a luminance difference between different driving frequencies.
The luminance difference between the different driving frequencies may be caused because, as illustrated in
However, in the display device 100 according to embodiments, to prevent or reduce the luminance difference between the different driving frequencies DF, each pixel PX may perform the anode initialization operation with a constant period or at a constant frequency (e.g., the maximum frequency of the variable frame frequency IFF, or a maximum driving frequency MAX_DF illustrated in
In some embodiments, the host processor may provide the input image data IDAT to the panel driver 120 at one of discrete variable frame frequencies IFF corresponding to N times of the minimum frame period. For example, the maximum frequency of the variable frame frequencies IFF may be 240 Hz, and the variable frame frequencies IFF may be, but not be limited to, about 240 Hz, about 120 Hz, about 80 Hz, about 60 Hz, about 48 Hz, etc. Further, the panel driver 120 may determine the driving frequency DF for the display panel 110 substantially the same as the variable frame frequency IFF such that the frame period for the display panel 110 may have a time length corresponding to the variable frame frequency IFF. For example, in a case where the input image data IDAT are received at the variable frame frequency IFF of about 240 Hz, the panel driver 120 may determine the driving frequency DF as about 240 Hz, and may determine the time length of the frame period as about 4.2 ms corresponding to about 240 Hz.
In other embodiments, the host processor may provide the input image data IDAT to the panel driver 120 at a continuous variable frame frequency IFF. For example, the variable frame frequency IFF may range, but not limited to, from about 1 Hz to about 240 Hz. Further, the panel driver 120 may select the driving frequency DF close to the variable frame frequency IFF from among discrete driving frequencies DF corresponding to N times of the minimum frame period, and may determine the frame period corresponding to the selected driving frequency DF. For example, the maximum frequency of the variable frame frequency IFF or the maximum driving frequency MAX_DF may be about 240 Hz, and the driving frequency DF for the display panel 110 may be determined as one of about 240 Hz, about 120 Hz, about 80 Hz, about 60 Hz, about 48 Hz, etc.
Further, the panel driver 120 may divide the frame period corresponding to N times of the minimum frame period into one scan period having a time length corresponding to the time length of the minimum frame period, and N−1 hold periods each having a time length corresponding to the time length of the minimum frame period. Here, the scan period may be a period in which the data voltages VDAT are provided to the plurality of pixels PX of the display panel 110, and the hold period may be a period in which the plurality of pixels PX maintains the data voltages VDAT. Further, the panel driver 120 may apply the anode initialization signal GB to each pixel PX in each of the scan period and the hold period. Thus, each pixel PX may perform the anode initialization operation in response to the anode initialization signal GB in each of the scan and hold periods having the same time length.
Accordingly, each pixel PX may periodically perform the anode initialization operation regardless of the driving frequency DF.
For example, as illustrated as a first timing diagram 410 of
If the anode initialization operation is performed with the constant period regardless of the driving frequency DF, light waveforms of the display panel 110 driven at different driving frequencies DF may have the same number of luminance valleys during the same time period. For example, as illustrated in
To prevent or reduce the luminance increase in the hold period HP or the luminance difference between the different driving frequencies DF, in the display device 100 according to embodiments, a time during which each pixel PX performs the anode initialization operation in each hold period HP may be longer than a time during which each pixel PX performs the anode initialization operation in the scan period SP. In some embodiments, to gradually increase the time during which the anode initialization operation is performed in the consecutive hold periods HP, the panel driver 120 may gradually increase the number of applying the anode initialization signal GB to each pixel PX in the consecutive hold periods HP.
In some embodiments, a frame period corresponding to N times of the minimum frame period may be divided into one scan period SP and N−1 hold periods HP, and the panel driver 120 may apply the anode initialization signal GB once to each pixel PX in the scan period SP, and may increase the number of applying the anode initialization signal to each pixel PX by one in each of the N−1 hold periods HP. For example, as illustrated as a first timing diagram 510 of
If the time during which each pixel PX performs the anode initialization operation may gradually increase in the hold periods HP, the discharging degree of the parasitic capacitor of the light emitting element EL by the anode initialization operation may gradually increase in the hold periods HP, a current amount required for charging the discharged parasitic capacitor may gradually increase in the hold periods HP, and thus a time point at which each pixel PX starts to emit light may be gradually delayed in the hold periods HP.
As described above, in the display device 100 according to embodiments, the time during which each pixel PX performs the anode initialization operation in the hold period HP may be longer than the time during which each pixel PX performs the anode initialization operation in the scan period SP. In some embodiments, the display device 100 may gradually increase the number of applying the anode initialization signal GB to each pixel PX in the hold periods HP. Accordingly, the luminance increase in the hold period HP may be prevented or reduced, and the luminance difference between the different driving frequencies DF may be prevented or reduced.
Referring to
In some embodiments, a frame period corresponding to N times of a minimum frame period may be divided into one scan period SP and N−1 hold periods HP, and the panel driver 120 may apply the anode initialization signal GB having a first width W1 to each pixel PX in a scan period SP, and may increase the width of the anode initialization signal GB applied to each pixel PX by a second width W2 in each of the N−1 hold periods HP. For example, as illustrated as a first timing diagram 610 of
As described above, in the display device 100 according to embodiments, the time during which each pixel PX performs the anode initialization operation in the hold period HP may be longer than the time during which each pixel PX performs the anode initialization operation in the scan period SP. In some embodiments, the display device 100 may gradually increase the width of the anode initialization signal GB applied to each pixel PX in the hold periods HP. Accordingly, a luminance increase in the hold period HP may be prevented or reduced, and a luminance difference between different driving frequencies DF may be prevented or reduced.
Referring to
In some embodiments, a frame period corresponding to N times of a minimum frame period may be divided into one scan period SP and N−1 hold periods HP, and the panel driver 120 may provide the anode initialization voltage VAINT having a default voltage level DVL to each pixel PX, and may decrease the anode initialization voltage VAINT by a predetermined voltage difference VD in each of the N−1 hold periods HP. For example, as illustrated as a first timing diagram 710 of
Although
As described above, in the display device 100 according to embodiments, the voltage level of the anode initialization voltage VAINT in the hold period HP may be different from the voltage level of the anode initialization voltage VAINT in the scan period SP. In some embodiments, the display device 100 may gradually decrease the anode initialization voltage VAINT in the hold periods HP. Accordingly, a luminance increase in the hold period HP may be prevented or reduced, and a luminance difference between different driving frequencies DF may be prevented or reduced.
Referring to
Further, the panel driver 120 may divide the frame period corresponding to M times of the emission cycle EC into a scan period SP having a time length corresponding to L times of the emission cycle EC, and M-L hold periods HP each having a time length corresponding to the time length of the emission cycle EC, where L is an integer greater than 0 and less than or equal to M. The panel driver 120 may apply an anode initialization signal GB to each pixel PX in each emission cycle EC, and each pixel PX may perform an anode initialization operation in response to the anode initialization signal GB in each emission cycle EC. Thus, each pixel PX may periodically perform the anode initialization operation regardless of the driving frequency DF.
Further, in the display device 100 according to embodiments, to prevent or reduce a luminance increase in the hold period HP, or a luminance difference between different driving frequencies DF, a discharging degree of a parasitic capacitor of a light emitting element by the anode initialization operation may gradually increase in the hold periods HP.
In some embodiments, the panel driver 120 may increase the number of applying the anode initialization signal GB to each pixel PX by one per L hold periods HP of the M-L hold periods HP. Although
In other embodiments, the panel driver 120 may increase the number of applying the anode initialization signal GB to each pixel PX by one in each of the M-L hold periods HP. For example, as illustrated as a timing diagram 970 of
In still other embodiments, the panel driver 120 may increase a width of the anode initialization signal GB by a second width W2 per L hold periods HP of the M-L hold periods HP. For example, as illustrated as a first timing diagram 1010 of
In still other embodiments, the panel driver 120 may increase the width of the anode initialization signal GB by a third width W3 in each of the M-L hold periods HP. For example, as illustrated as a timing diagram 1070 of
In still other embodiments, the panel driver 120 may decrease an anode initialization voltage VAINT by a first voltage difference VD1 per L hold periods HP of the M-L hold periods HP. For example, as illustrated as a first timing diagram 1110 of
In still other embodiments, the panel driver 120 may decrease the anode initialization voltage VAINT by a second voltage difference VD2 in each of the M-L hold periods HP. For example, as illustrated as a timing diagram 1170 of
Referring to
The first capacitor C1 may be coupled between a line of a first power supply voltage ELVDD (e.g., a high power supply voltage) and a first node N1. In some embodiments, the first capacitor C1 may include a first electrode coupled to the line of the first power supply voltage ELVDD, and a second electrode coupled to the first node N1.
The second capacitor C2 may be coupled between the first node N1 and a second node N2. In some embodiments, the second capacitor C2 may include a first electrode coupled to the first node N1, and a second electrode coupled to the second node N2.
The first transistor T1 may generate a driving current based on a voltage of the second node N2, or a voltage of the second electrode of the second capacitor C2. In some embodiments, the first transistor T1 may include a gate coupled to the second node N2, a first terminal coupled to the line of the first power supply voltage ELVDD, and a second terminal coupled to the third and sixth transistors T3 and T6.
The second transistor T2 may transfer a data voltage VDAT of a data line DL to the first node N1 in response to a writing signal GW. In some embodiments, the second transistor T2 may include a gate receiving the writing signal GW, a first terminal coupled to the first node N1, and a second terminal coupled to the data line DL.
The third transistor T3 may diode-connect the first transistor T1 in response to a compensation signal GC. In some embodiments, the third transistor T3 may include a gate receiving the compensation signal GC, a first terminal coupled to the second terminal of the first transistor T1, and a second terminal coupled to the second node N2.
The fourth transistor T4 may apply a gate initialization voltage VGINT to the second node N2 in response to a gate initialization signal GI. In some embodiments, the fourth transistor T4 may include a gate receiving the gate initialization voltage VGINT, a first terminal coupled to the second node N2, and a second terminal coupled to a line of the gate initialization voltage VGINT.
The fifth transistor T5 may apply a reference voltage VREF to the first node N1 in response to the compensation signal GC. In some embodiments, the fifth transistor T5 may include a gate receiving the compensation signal GC, a first terminal coupled to a line of the reference voltage VREF, and a second terminal coupled to the first node N1.
The sixth transistor T6 may couple the first transistor T1 and the light emitting element EL in response to an emission signal EM. In some embodiments, the sixth transistor T6 may include a gate receiving the emission signal EM, a first terminal coupled to the first transistor T1, and a second terminal coupled to the light emitting element EL.
The seventh transistor T7 may perform an anode initialization operation that applies an anode initialization voltage VAINT to an anode of the light emitting element EL in response to an anode initialization signal GB. In some embodiments, the seventh transistor T7 may be referred to as an anode initialization transistor that performs the anode initialization operation. In some embodiments, as illustrated in
In some embodiments, the first through seventh transistors T1 through T7 may be implemented with, but not limited to, p-type metal oxide semiconductor (PMOS) transistors.
The light emitting element EL may emit light based on the driving current generated by the first transistor T1 while the sixth transistor T6 is turned on. For example, the light emitting element EL may be, but not be limited to, an organic light emitting diode (OLED). In other examples, the light emitting element EL may be a nano light emitting diode (NED), a quantum dot (QD) light emitting diode, a micro light emitting diode, an inorganic light emitting diode, or any other suitable light emitting element. The light emitting element EL may have a parasitic capacitor CEL formed between the anode of the light emitting element EL and a line of a second power supply voltage ELVSS (e.g., a low power supply voltage). The parasitic capacitor CEL may be initialized or discharged by the anode initialization operation. In some embodiments, the light emitting element EL include the anode coupled to the sixth and seventh transistors T6 and T7, and a cathode coupled to the line of the second power supply voltage ELVSS.
A frame period for the pixel 1200 (or a display panel including the pixel 1200) according to embodiments may include one scan period and/or one or more hold periods. Here, the scan period may be a period in which the data voltage VDAT is provided to the pixel 120, and the hold period may be a period in which the pixel 120 maintains the data voltage VDAT.
As illustrated in
In the gate initialization period GIP, the gate initialization signal GI may have an on level (e.g., a low level), and the fourth transistor T4 may be turned on in response to the gate initialization signal GI having the on level. Thus, the fourth transistor T4 may apply the gate initialization voltage VGINT to the second node N2, or the gate of the first transistor T1, and thus may perform the gate initialization operation that initializes the gate of the first transistor T1. In some embodiments, a time length of the gate initialization period GIP may correspond to, but not limited to, three horizontal times (or a 3H time). Here, one horizontal time (or a 1H time) may be a time allocated for one pixel row of a display panel.
In the threshold voltage compensation period VCP, the compensation signal GC may have the on level, and the third and fifth transistors T3 and T5 may be turned on in response to the compensation signal GC having the on level. Thus, the fifth transistor T5 may apply the reference voltage VREF to the first node N1, or the first electrode of the second capacitor C2. In some embodiments, the reference voltage VREF may have a voltage level substantially the same as a voltage level of the first power supply voltage ELVDD, but the voltage level of the reference voltage VREF is not limited thereto. Further, the third transistor T3 may diode-connect the first transistor T1. Accordingly, a voltage where a threshold voltage of the first transistor T1 is subtracted from the first power supply voltage ELVDD may be applied through the diode-connected first transistor T1 to the second node N2, or the second electrode of the second capacitor C2. Thus, the threshold voltage compensation operation may be performed in the threshold voltage compensation period VCP. In some embodiments, a time length of the threshold voltage compensation period VCP may correspond to, but not limited to, three horizontal times (or a 3H time). Further, in some embodiments, the threshold voltage compensation period VCP may be spaced apart from the data writing period DWP by one horizontal time (or a 1H time), and the threshold voltage compensation period VCP may have the time length, for example the three horizontal times longer than a time length (e.g., corresponding to the 1H time) of the data writing period DWP. Thus, since the threshold voltage compensation period VCP has the time length longer than that of the data writing period DWP, the threshold voltage of the first transistor T1 may be sufficiently compensated.
In the data writing period DWP, the writing signal GW may have the on level, and the second transistor T2 may be turned on in response to the writing signal GW having the on level. Thus, the second transistor T2 may apply the data voltage VDAT to the first node N1, or the first electrode of the second capacitor C2. Accordingly, a voltage of the first electrode of the second capacitor C2 may be changed from the reference voltage VREF to the data voltage VDAT by a difference between the data voltage VDAT and the reference voltage VREF. If the voltage of the first electrode of the second capacitor C2 is changed by the difference between the data voltage VDAT and the reference voltage VREF, a voltage of the second electrode of the second capacitor C2 in a floating state also may be changed by the difference between the data voltage VDAT and the reference voltage VREF. Accordingly, in the data writing period DWP, the voltage of the second electrode of the second capacitor C2, or a voltage of the second node N2 may become a voltage (e.g., “ELVDD−VTH+VDAT−VREF”) where the difference between the data voltage VDAT and the reference voltage VREF is added to the voltage where the threshold voltage is subtracted from the first power supply voltage ELVDD. In some embodiments, a time length of the data writing period DWP may correspond to, but not limited to, one horizontal time (or a 1H time).
In the anode initialization period AIP, the anode initialization signal GB may have the on level, and the seventh transistor T7 may be turned on in response to the anode initialization signal GB having the on level. Thus, the seventh transistor T7 may apply the anode initialization voltage VAINT to the anode of the light emitting element EL, and thus the parasitic capacitor CEL of the light emitting element EL may be initialized or discharged. In some embodiments, a time length of the anode initialization period AIP may correspond to, but not limited to, one horizontal time (or a 1H time).
Further, in some embodiments, the data writing period DWP is spaced apart from the emission period EMP by one horizontal time (or a 1H time). In the emission period EMP, the emission signal EM may have the on level, and the sixth transistor T6 may be turned on in response to the emission signal EM having the on level. Thus, the first transistor T1 may generate the driving current based on the voltage of the second node N2, or the voltage of the second electrode of the second capacitor C2, the sixth transistor T6 may provide the driving current generated by the first transistor T1 to the light emitting element EL, and the light emitting element EL may emit light based on the driving current.
As illustrated in
In the pixel 1200 according to embodiments, the discharging degree of the parasitic capacitor CEL of the light emitting element EL by the anode initialization operation may gradually increase in the one or more hold periods HP. In some embodiments, to gradually increase the discharging degree of the parasitic capacitor CEL in the hold periods HP, the number of applying the anode initialization signal GB to the pixel 1200 may gradually increase. In other embodiments, to gradually increase the discharging degree of the parasitic capacitor CEL in the hold periods HP, a width of the anode initialization signal GB may gradually increase in the hold periods HP. In still other embodiments, to gradually increase the discharging degree of the parasitic capacitor CEL in the hold periods HP, the anode initialization voltage VAINT may be gradually decreased in the hold periods HP. Accordingly, a luminance increase in the hold period HP may be prevented or reduced, and a luminance difference between different driving frequencies may be prevented or reduced.
Referring to
Referring to
Referring to
A portion (e.g., the first, second, sixth and seventh transistors T1, T2, T6, and T7) of transistors of the pixel 1400 may be implemented with PMOS transistors, and the remaining transistors (e.g., the third, fourth and fifth transistors T3′, T4′, and T5′) may be implemented with the NMOS transistors. In this case, a leakage current of the pixel 1400 may be reduced. In some embodiments, as illustrated in
Referring to
Referring to
The processor 2110 may perform various computing functions or tasks. The processor 2110 may be an application processor (AP), a micro processor, a central processing unit (CPU), and etc. The processor 2110 may be coupled to other components via an address bus, a control bus, a data bus, and etc. Further, in some embodiments, the processor 2110 may be further coupled to an extended bus such as a peripheral component interconnection (PCI) bus.
The memory device 2120 may store data for operations of the electronic device 2100.
For example, the memory device 2120 may include at least one non-volatile memory device such as an erasable programmable read-only memory (EPROM) device, an electrically erasable programmable read-only memory (EEPROM) device, a flash memory device, a phase change random access memory (PRAM) device, a resistance random access memory (RRAM) device, a nano floating gate memory (NFGM) device, a polymer random access memory (PoRAM) device, a magnetic random access memory (MRAM) device, a ferroelectric random access memory (FRAM) device, etc, and/or at least one volatile memory device such as a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, a mobile dynamic random access memory (mobile DRAM) device, and etc.
The storage device 2130 may be a solid state drive (SSD) device, a hard disk drive (HDD) device, a CD-ROM device, and etc. The I/O device 2140 may be an input device such as a keyboard, a keypad, a mouse, a touch screen, etc, and an output device such as a printer, a speaker, etc. The power supply 2150 may supply power for operations of the electronic device 2100. The display device 2160 may be coupled to other components through the buses or other communication links.
In the display device 2160, a time during which each pixel performs an anode initialization operation in a hold period may be longer than a time during which each pixel performs the anode initialization operation in a scan period. Alternatively, in the display device 2160, a voltage level of an anode initialization voltage in the hold period may be different from a voltage level of the anode initialization voltage in the scan period. Accordingly, a luminance increase in the hold period may be prevented or reduced, and a luminance difference between different driving frequencies may be prevented or reduced.
The inventive concepts may be applied to any display device 2160, and any electronic device 2100 including the display device 2160. For example, the inventive concepts may be applied to a mobile phone, a smart phone, a wearable electronic device, a tablet computer, a television (TV), a digital TV, a 3D TV, a personal computer (PC), a home appliance, a laptop computer, a personal digital assistant (PDA), a portable multimedia player (PMP), a digital camera, a music player, a portable game console, a navigation device, and etc.
The foregoing is illustrative of embodiments and is not to be construed as limiting thereof. Although a few embodiments have been described, those skilled in the art will readily appreciate that many modifications are possible in the embodiments without materially departing from the novel teachings and advantages of the present inventive concept. Accordingly, all such modifications are intended to be included within the scope of the present disclosure as defined in the claims. Therefore, it is to be understood that the foregoing is illustrative of various embodiments and is not to be construed as limited to the specific embodiments disclosed, and that modifications to the disclosed embodiments, as well as other embodiments, are intended to be included within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2021-0192301 | Dec 2021 | KR | national |
This application is a continuation application of U.S. patent application Ser. No. 17/985,550 filed on Nov. 11, 2022, which claims priority under 35 USC § 119 to Korean Patent Application No. 10-2021-0192301, filed on Dec. 30, 2021 in the Korean Intellectual Property Office (KIPO), the disclosure of which is incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 17985550 | Nov 2022 | US |
Child | 18376760 | US |