The invention relates to a driving circuit for a display device, particularly to display devices with display elements arranged in rows and/or columns.
Display devices according to the invention are, for example, devices using organic light emitting diodes, often referred to by the acronym OLED, or LCD devices. The driving circuit is particularly suited for use in an active matrix display. Active matrix displays have switching elements or other control elements associated with the display elements. Driving circuits are used to select a row or a column of the display in order to be able to address the control elements associated with the display elements. Once a display element is addressed, a voltage or a current may be applied to the control elements for setting the display element in a desired state. However, different driving schemes are necessary for different types of display elements. Further, it may desirable to drive a split screen application. Again further certain display devices may need different voltage levels present at different control lines connected to the control elements of a single display element. It is, therefore, desirable to use a driving circuit that is suitable for driving split screen applications or for supplying different voltage levels at different control lines.
The inventive driving circuit includes a shift register, which has a serial input and parallel outputs. A bit pattern, also referred to as token, is input and is passed from output to output at every clock cycle. If a token represented by a single bit is input, a logic high level will be present at each output during one clock cycle. The output which shows a logic high level is shifted with every clock cycle. Latching circuits are connected to each output. The latching circuits latch the token. Switch cells are connected to the output of the latching circuits. The switch cells are enabled or disabled, respectively, by the logic signals that are latched in the latching circuits. At least one first control signal is supplied to the switch cell. The first control signal is controlling the output signal of the switch cell, when the switch cell is enabled. Controlling the output signal of the switch cell includes modulation of the output pulse width as well as shaping of rising and/or falling edges.
In a development of the inventive driving circuit a buffer circuit is connected to the output of the switch cell. The buffer circuit is connected to a supply voltage. Buffer circuits for different switch cells may be connected to different supply voltages. In one embodiment of the inventive driving circuit, every second buffer circuit is connected to a supply voltage that is different from the supply voltage of the other buffer circuits. This advantageously allows for controlling display devices, which require two control lines for selecting display elements. Since the two control lines for selecting display elements do not necessarily need the same voltages the power loss in the driving circuit can be greatly reduced by supplying the control voltages that are needed in each case.
In another embodiment of the invention the shift register has a first and a second input. A token that is applied at the first input is shifted with every clock cycle to every second output of the shift register. That is, the token successively appears at the first, the third, the fifth output and so on. A token that is supplied to the second input of the shift register will successively appear at the second, the fourth, the sixth output and so on. Applying the tokens at the inputs of the shift register in an appropriate manner allows for easily selecting the control lines of display elements having two control lines in the required sequence. At the same time a row-by-row selection of two parallel control lines is possible using only one respective clock cycle. This control mode is also referred to as dual-scan mode. Further, the driving circuit allows for a simple implementation of interlaced display modes, in which a full image frame is split into two fields. Each field is including video information for lines of the display. The odd field includes all lines having odd line numbers, and the even field includes all lines having even line numbers. A token for interlace display is entered to the shift register at the first input and shifted by two positions with each clock cycle, i.e. the token appears at outputs with odd numbers. After the token exits the shift register it is re-input at the second input of the shift register and, again, shifted by two positions with each clock cycle, i.e. the token appears at outputs with even numbers.
In another embodiment of the inventive driving circuit the first and the second inputs are used for controlling a split screen application. The outputs that are selected by the token that is input at the first input control a first display or a first part of the display, whereas the token that is input at the second input of the shift register controls the outputs for a second display or a second part of the display.
In developments of the inventive driving circuit an input for reversing the direction in which the tokens travel is provided.
In another development of the inventive driving circuit all outputs of the driving circuit may be set into a predetermined state activated by accordingly applying a signal at an according input. This advantageously allows for switching on all display elements in a display, e.g. for testing purposes.
In yet another development of the inventive driving circuit an input is provided for inverting the output signal. This allows for using an established driving scheme for a display, which requires an inverted driving scheme.
The possibility of switching between single scan and dual scan modes reduces the outlay of the circuitry and allows for a reduction in the wiring required.
The invention will now be described with reference to the drawing. In the drawing
a is a schematic block diagram of an inventive driving circuit;
b shows the signal path through the driving circuit in a first operating mode;
c shows the signal path through the driving circuit in a second operating mode;
d shows the signal path through the driving circuit in a third operating mode;
e shows the signal path through the driving circuit in a fourth operating mode;
In the figures same or similar elements are referenced with the same reference numerals.
a shows a schematic block diagram of an inventive driving circuit. The shift register 200 is represented by multiplexers 201. The inputs of the multiplexers are selected depending on the signals DIR and MODE, which, in this exemplary circuit, select the shifting direction and the step-width. In the figure, only 7 cells of the shift register are shown. However, a shift register in an inventive driving circuit may have any arbitrary number of cells. The outputs of the multiplexers are connected to latching circuits 300. The latching circuits 300 enable or disable respective switch cores 400. The outputs of the switch cores 400 are connected to respective buffers 500, which form the outputs of the driving circuit. Switches 211 to 214 are used as inputs or outputs TI1, TI2, TO1 TO2 to the shift register, depending on their state. It is to be noted that, despite their designation, the inputs and outputs may be configured to be outputs and inputs, respectively.
b illustrates the signal path of a token in a first operating mode. The token is input at TI1. Switch 211 is, therefore, making a connection to a first input of multiplexer 201. The signal path is shown by the bold dashed line. Signals DIR and MODE are chosen so as to select the first inputs of all multiplexers. Thus, on every clock cycle, the token is shifted to the next cell of the shift register. Eventually, the token exits the shift register at the output TO1. The switch 214 is, therefore, connecting the output of the latching circuit 300 to the output.
c illustrates the signal path of a token in a second operating mode. Again, the token is input at input TI 1. The first and the second inputs of the first multiplexer 201 are connected to each other. A connection is made from the output of the latching circuits 300 to the first input of the next multiplexer and the second input of the second next multiplexer in the line. Signals DIR and MODE are chosen so as to select the second inputs of all multiplexers. Thus the token is travelling through every second cell of the shift register on every clock cycle. Eventually, the token exits at the output T02. Switch 213 is switched accordingly.
d illustrates the signal path of a token in a third operating mode. This time the token is input at input TO1. Switch 214 is switched accordingly. Signals DIR and MODE are chosen so as to select the fourth input of every multiplexer. Every output of the respective latching circuits 300 is connected to the fourth inputs of the preceding multiplexers and the third inputs of the second preceding multiplexers in the line. In this case the token travels to the preceding cell of the shift register on every clock cycle.
e illustrates the signal path of a token in a fourth operating mode. Again, the token is input at input TO1. Switch 214 is switched accordingly. Signals DIR and MODE are chosen so as to select the third input of every multiplexer. The third and fourth inputs of the last multiplexer are connected to each other. The token travels from right to left through every second cell of the shift register on every clock cycle.
To access the cells that are omitted in the aforementioned second and fourth operating modes, tokens may be input at the respective inputs TI2 and TO2. Switches 212 and 213 have to be set accordingly.
Depending on the number of cells of the switch registers and the desired number of outputs for the driving circuit, multiple shift registers may be cascaded.
For single scan displays and display elements, the selection impulse, or token, for selecting a row or a column can be input to the two individual inputs pins TI1 or TI2, depending on the display type. The token is sent to the shift register and will cycle by cycle select one output after the other, until it appears at the output pin TO1 or TO2. The control signal DIR determines the direction of the bidirectional token transfer. The number of controllable rows may vary.
The input control signal MODE further allows to select one or more tokens to be send to the driving circuit in parallel. In this case the first token is input at TI1 and exits at TO2, or vice versa, depending on the control signal DIR. The second token is input at TI2 and exits at TO1, or vice versa, depending on the control signal DIR. The token transfer direction of both tokens is the same, but is selectable. Using this function, a dual scan mode can be effected, allowing to drive display elements using two scan inputs, or split screen applications. Each token appears at every second output. For example, in a n-bit shift register arrangement with n corresponding latches 300, switch cells 400 and buffers 500, token 1 selects rows 1, 3, 5, and so on, and token 2 selects rows 2, 4, 6, and so on.
The power consumption in this so-called dual scan mode is reduced by adding a second power supply for the output buffers 500. In this example three different power supply voltages are present:
For the buffer output OUT[m] the supply voltage must be high enough to make sure that switches 606, 607 are switched off in the respective operation mode. Typically field-effect transistors, or FET, are used as switches. The minimum voltage for VCC1 is thus VDD+VX, wherein VX is the gate-source-voltage of the FET that is required to switch the transistor off. On the other hand, switches 606, 607 must be switched on for storing the signal representing the video data content in the storage means 604. Thus, the maximum voltage for GND1 is VDD−(2*VGS)−VDS, wherein VDS is the voltage across the drain and source terminals of the FET when the FET is switched on, i.e. in saturation mode.
For the buffer output OUT[m+1] the supply voltage must be high enough to make sure that switch 602 is switched off in programming mode. The minimum voltage for VCC2 is thus VDD−VGS+VX−VDS. The maximum voltage for GND2 to make sure switch 602 is fully opened during operation VDD−(2*VGS)−VDS. In the foregoing example it is assumed that the outputs of the buffers are capable to reach the supply voltages. In case the buffers do not have rail-to-rail outputs, the voltage drop in the buffers has to be considered.
In an example VDD is +21V, VX is +3V, VDS(sat) is 1V and VGS is 10V, wherein the transistors operate in saturation mode. Thus VCC1 must be at least 24V, GND1 must be lower than or equal to 0V, VCC2 must be at least 13V, and GND2 must be lower than or equal to 0V. It is clearly visible that for VCC1 is almost twice as high as VCC2. Therefore, the individual power supplies for VDD, VCC1 and VCC2 reduce the total power consumption.
In case the driving circuit is integrated into an integrated circuit the various supply voltages can be applied externally to the IC or can be generated by an on-chip DC-to-DC converter. The second alternative may be more efficient in component cost and may provide improved noise isolation.
Number | Date | Country | Kind |
---|---|---|---|
04017851.9 | Jul 2004 | EP | regional |