Claims
- 1. A method of driving a display device including a matrix array of switchable elements, each switchable element being effective to direct light representative of a pixel of an image towards a display in response to the loading of portions of an input image signal comprising a series of data bits representative of successive image frames, data bits of different significance representing different display periods, the duration of each display period being proportional to the brightness of light at each pixel of the displayed image, the method comprising the steps of:
- applying reset signals enabling the loading of groups of elements within a block within said matrix array of switchable elements with data bits of the same significance and subsequent termination of the display periods in a series of successive data loading operations until all the groups of switchable elements have been loaded with data bits of the same significance; and
- repeating said series of successive data loading operations for all the different significance data bits until all switchable elements in the block have been loaded with data bits of all significances for each image frame;
- wherein:
- during at least some of the series of data loading operations, for data bits of a first significance each switchable element within each group is loaded with data bits in response to a first series of reset signals;
- each display period for each switchable element in the group is terminated in response to a second series of reset signals, the signals of the second series being interposed between the signals of the first series; and
- the loading of data bits of a different significance to the first significance commences after the first series of reset signals have been used to cause data of the first significance to be loaded in all groups in the block and before the end of the display period for the data bits of the first significance for all the groups in the block.
- 2. A method according to claim 1 in which said method is used where the time for loading all groups of the block with the bit data of the first significance using a single series of reset signals to both load data bits and terminate display periods is greater than the display period for the data bit.
- 3. A method of driving a display device including a matrix array of switchable elements, each switchable element being effective to direct light representative of a pixel of an image towards a display in response to the loading of portions of an input image signal comprising a series of data bits representative of successive image frames, data bits of different significance representing different display periods, the duration of each display period being proportional to the brightness of light at each pixel of the displayed image, the method comprising the steps of:
- loading groups of said switchable elements within a block of switchable elements with data bits of the same significance in a series of successive data loading operations until all the groups of switchable elements have been loaded with data bits of the same significance; and
- repeating said series of successive data loading operations for all the different significance data bits until all said switchable elements have been loaded with data bits of all significances for each image frame;
- wherein:
- in at least some of the time intervals between the termination of the display periods for data bits of a significance corresponding to a first display period of less than the load time for loading all the groups with data bits of said significance corresponding to the first display period and the commencement of the loading of the next data bits, and the time intervals between the termination of the previous data bits and the commencement of the display periods for data bits of a significance corresponding to said first display period, parts of the display periods for chosen data bits of a significance corresponding to a second display time of longer than the load time for loading the chosen data bits of said second significance in all the groups of switchable elements are displayed.
- 4. A method according to claim 1 or 3 in which the matrix array of switchable elements comprises a deflectable mirror device.
- 5. A method according to claim 1 or 3 in which each group comprises one or more rows or columns or diagonals of switchable elements in the matrix array.
- 6. A method according to claim 1 or 3 in which said array comprises a plurality of said blocks of switchable elements, corresponding groups in each block being loaded with data bits of the same significance at the same time.
- 7. A method according to claim 1 using a latch register associated with the block of switchable elements, the latch register containing one data latch for each switchable element of a group within the block, wherein the data latches are single data latches.
- 8. A method according to claim 1 or 3 using a latch register associated with the block of switchable elements, the latch register containing one data latch for each switchable element of a group within the block in which the data latches are master-slave type double data latches.
- 9. A method according to claim 1 or 3 using a latch register associated with the block of switchable elements, the latch register containing one data latch for each switchable element of a group within the block in which the data latches are parallel type double data latches.
- 10. An apparatus for driving a display device including a matrix array of switchable elements, each switchable element being effective to direct light representative of a pixel of an image towards a display in response to the loading of portions of an input image signal comprising a series of data bits representative of successive image frames, data bits of different significance representing different display periods, the duration of each display period being proportional to the brightness of light at each pixel of the displayed image, the apparatus comprising:
- reset signal circuitry for applying reset signals to chosen groups of switchable elements within a block of switchable elements to enable loading of the chosen group of switchable elements and subsequent termination of the display periods;
- data loading circuitry for loading groups of switchable elements to which the reset signals are applied with data bits of the same significance in a series of successive data loading operations until all the groups of switchable elements have been loaded with data bits of the same significance; and
- control circuitry for successively repeating said series of data loading operations for all the different significance data bits until all switchable elements in the block have been loaded with data bits of all significances for each image frame;
- wherein:
- said reset signal circuitry includes first reset circuitry effective to apply a first series of reset signals effective to load each chosen group with data bits of a first significance;
- second reset circuitry effective to apply a second series of reset signals effective to terminate the display periods for each switchable element in each chosen group; and
- said data loading circuitry is arranged to load data bits of a different significance to the first significance after the first series of reset signals have been used to cause data of the first significance to be loaded in all groups of switchable elements in the block and before the end of the display period for the data bits of the first significance for all the groups of switchable elements in the block.
- 11. An apparatus for driving a display device including a matrix array of switchable elements, each switchable element being effective to direct light representative of a pixel of an image towards a display in response to the loading of portions of an input image signal comprising a series of data bits representative of successive image frames, data bits of different significance representing different display periods, the duration of each display period being proportional to the brightness of light at each pixel of the displayed image, the apparatus comprising:
- loading circuitry for loading successive groups of elements within a block of switchable elements with data bits of the same significance in a series of data loading operations until all the groups of elements have been loaded with bit data of the same significance;
- control circuitry for repeating said series of data loading operations successively for all the different significance data bits until all switchable elements in the block have been loaded with data bits of all significances for each image frame; and
- enabling circuitry for enabling the display in at least some of the time intervals between the termination of the display periods for data bits of a significance corresponding to a first duration less than the load time for loading all the groups with data bits of said significance corresponding to the first display period and the commencement of the loading of the next data bits, and the time intervals between the termination of the previous data bits and the commencement of the display periods for data bits of a significance corresponding to said first display period, of parts of the display periods for chosen data bits of a significance corresponding to a second display time longer than the load time for loading the chosen data bits of said second significance in all the groups of the block.
- 12. An apparatus according to claim 10 or 11 in which the matrix array of switchable elements comprises a deflectable mirror device.
- 13. An apparatus according to claim 12 in which each group comprises one or more rows or columns or diagonals of switchable elements within the matrix array.
- 14. An apparatus according to claim 10 or 11 in which said array comprises a plurality of said blocks of switchable elements, and said reset signal circuitry is arranged such that corresponding groups of switchable elements in each block are loaded with data bits of the same significance at the same time.
- 15. An apparatus according to claim 10 including a latch register associated with the block of switchable elements, each latch register containing one data latch for each switchable element of a group within the block, wherein the data latches are single data latches.
- 16. An apparatus according to claim 14 including a latch register associated with the block of switchable elements, each latch register containing one data latch for each switchable element of a group within the block, wherein the data latches are master-slave type double data latches.
- 17. An apparatus according to claim 14 including a latch register associated with the block of switchable elements, each latch register containing one data latch for each switchable element of a group within the block, wherein the data latches are parallel type double data latches.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9407302 |
Apr 1994 |
GBX |
|
CROSS-REFERENCES TO RELATED APPLICATIONS
The present application is being filed as the national phase of International Application PCT/GB95/00819 filed Apr. 10, 1995 and published as WO95/28696.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
102e Date |
371c Date |
PCT/GB95/00819 |
4/10/1995 |
|
|
10/24/1996 |
10/24/1996 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO95/28696 |
10/26/1995 |
|
|
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 610 655 A1 |
Aug 1994 |
EPX |
9209065 |
May 1992 |
WOX |