1. Field of the Invention
The present invention relates to a display device, a driving method of the display device, and a driving method of a display element, and particularly to a display device including a display element having a driving circuit and a current driven type light emitting section, a driving method of the display device, and a driving method of a display element having a driving circuit and a current driven type light emitting section.
2. Description of the Related Art
A display element including a current driven type light emitting section and a display device including such a display element are well known. For example, a display element including an organic electroluminescence light emitting section using the electroluminescence of an organic material is drawing attention as a display element capable of high-luminance light emission effected by low-voltage direct-current driving.
As in a liquid crystal display device, a simple matrix system and an active matrix system are well known as a driving system in a display device including a display element having a current driven type light emitting section. The active matrix system has a disadvantage of making a structure complex, but has an advantage of being able to increase the luminance of an image, for example. A display element having a current driven type light emitting section driven by the active matrix system includes a driving circuit for driving the light emitting section in addition to the light emitting section.
A pixel circuit (display element) 101 including a light emitting element (light emitting section) 3D, a transistor for sampling (writing transistor) 3A, a transistor for driving (driving transistor) 3B, and a storage capacitor (capacitance section) 3C is disclosed in FIG. 3B of Japanese Patent Laid-Open No. 2007-310311 (Patent Document 1), and a display device including the pixel circuit 101 is disclosed in FIG. 3A of Patent Document 1. The display device has a scanning line WSL disposed in each row composed of pixel circuits 101 and a signal line (data line) DTL disposed in each column composed of pixel circuits 101. The scanning line WSL is supplied with a control signal (scanning signal) from a main scanner (scanning circuit) 104. The signal line DTL is supplied with a video signal and various reference voltages from a signal selector (signal output circuit) 103.
In a related-art display device as shown in Patent Document 1, control of luminance of a display element (gradation control) is performed by controlling the value of a video signal supplied to a data line. For example, when control is performed with gradations set as 0 to 255, or when 8-bit control is performed with the number of gradations set at 256, a video signal whose value changes in 28 steps needs to be supplied to the data line. The number of gradations is thus limited by the number of steps of the video signal.
It is accordingly desirable to provide a display device, a driving method of the display device, and a driving method of a display element that can perform gradation control with a number of gradations which number exceeds the number of steps of a video signal.
According to an embodiment of the present invention, there is provided a driving method of a display device, the display device including display elements arranged in a form of a two-dimensional matrix in a first direction and a second direction, the display elements each having a driving circuit and a current driven type light emitting section, the driving circuit including at least a driving transistor having a gate electrode and source/drain regions and a capacitance section, and a current flowing through the light emitting section via the source/drain regions of the driving transistor, the driving method including the step of, in a state of a predetermined driving voltage being applied to one source/drain region of the driving transistor, performing a first writing process of applying a first video signal to the gate electrode of the driving transistor, next performing a second writing process of applying a second video signal to the gate electrode of the driving transistor, and then setting the gate electrode of the driving transistor in a floating state, whereby a current corresponding to a value of a voltage retained in the capacitance section for retaining a voltage of the gate electrode of the driving transistor with respect to a source region of the driving transistor flows through the light emitting section via the driving transistor, so that the light emitting section emits light, wherein length of a period during which the first video signal is applied to the gate electrode of the driving transistor is adjusted in the first writing process, whereby luminance of light emitted by the light emitting section is controlled on a basis of a value of the first video signal, a value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, and a value of the second video signal.
According to an embodiment of the present invention, there is provided a display device including: a signal output circuit, a scanning circuit, and a power supply section; and display elements arranged in a form of a two-dimensional matrix in a first direction and a second direction and each having a driving circuit and a current driven type light emitting section; the driving circuit including at least a driving transistor having a gate electrode and source/drain regions and a capacitance section, and a current flowing through the light emitting section via the source/drain regions of the driving transistor; wherein in a state of a predetermined driving voltage being applied to one source/drain region of the driving transistor on a basis of operation of the power supply section, a first writing process is performed by applying a first video signal to the gate electrode of the driving transistor on a basis of operation of the signal output circuit, next a second writing process is performed by applying a second video signal to the gate electrode of the driving transistor on a basis of operation of the signal output circuit, and then the gate electrode of the driving transistor is set in a floating state on a basis of operation of the scanning circuit, whereby a current corresponding to a value of a voltage retained in the capacitance section for retaining a voltage of the gate electrode of the driving transistor with respect to a source region of the driving transistor flows through the light emitting section via the driving transistor, so that the light emitting section emits light, and length of a period during which the first video signal is applied to the gate electrode of the driving transistor is adjusted in the first writing process, and luminance of light emitted by the light emitting section is controlled on a basis of a value of the first video signal, a value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, and a value of the second video signal.
According to an embodiment of the present invention, there is provided a driving method of a display element, the display element having a driving circuit and a current driven type light emitting section, the driving circuit including at least a driving transistor having a gate electrode and source/drain regions and a capacitance section, and a current flowing through the light emitting section via the source/drain regions of the driving transistor, the driving method including the step of, in a state of a predetermined driving voltage being applied to one source/drain region of the driving transistor, performing a first writing process of applying a first video signal to the gate electrode of the driving transistor, next performing a second writing process of applying a second video signal to the gate electrode of the driving transistor, and then setting the gate electrode of the driving transistor in a floating state, whereby a current corresponding to a value of a voltage retained in the capacitance section for retaining a voltage of the gate electrode of the driving transistor with respect to a source region of the driving transistor flows through the light emitting section via the driving transistor, so that the light emitting section emits light, wherein length of a period during which the first video signal is applied to the gate electrode of the driving transistor is adjusted in the first writing process, whereby luminance of light emitted by the light emitting section is controlled on a basis of a value of the first video signal, a value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, and a value of the second video signal.
According to further embodiment of the present invention, there is provided a driving method of a display device, the driving method including the step of performing a first writing process of applying a first video signal to a gate electrode of a driving transistor, next performing a second writing process of applying a second video signal to the gate electrode of the driving transistor, and then passing a current through a light emitting section via the driving transistor, so that the light emitting section emits light; wherein a value of the first video signal, a value of length of a period during which the first video signal is applied to the gate electrode of the driving transistor, and a value of the second video signal are controlled.
In the driving method of the display device or the driving method of the display element according to an embodiment of the present invention, length of a period during which the first video signal is applied to the gate electrode of the driving transistor is adjusted in the first writing process, whereby luminance of light emitted by the light emitting section is controlled on a basis of a value of the first video signal, a value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, and a value of the second video signal. That is, the luminance is controlled by not only the value of the second video signal but also the value of the first video signal and the value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor. It is thereby possible to perform gradation control with a number of gradations which number exceeds the number of steps of a video signal (or more specifically the number of steps of the second video signal). In addition, the display device according to an embodiment of the present invention can display images of excellent image quality because the display device performs gradation control with a number of gradations which number exceeds the number of steps of the second video signal.
The present invention will hereinafter be described on the basis of embodiments with reference to the drawings. However, the present invention is not limited to the embodiments. Various numerical values and materials in the embodiments are illustrations. Incidentally, description will be made in the following order.
1. Description of Display Device, Driving Method of Display Device, and Driving Method of Display Element According to Present Invention and General Features
2. First Embodiment
[Description of Display Device, Driving Method of Display Device, and Driving Method of Display Element According to Present Invention and General Features]
In a display device, a driving method of the display device, and a driving method of a display element according to an embodiment of the present invention, it suffices for the values of a first video signal and a second video signal to change in at least two steps. It is desirable from a viewpoint of performing digital control that the values change in steps expressed by the powers of 2 such as 2, 4, 8, 16, 32 . . . . It is desirable from a viewpoint of commonality of a circuit for generating the first video signal and the second video signal that the values of the first video signal and the second video signal change in a same number of steps. However, the present invention is not limited to this.
When for example 8-bit gradation control is performed, internal processing can be performed as control exceeding eight bits. As an example, a constitution can be illustrated in which internal processing is set as 10-bit control, three bits are assigned to control of the value of the first video signal, four bits are assigned to control of length of a period during which the first video signal is applied to the gate electrode of a driving transistor in a first writing process, and three bits are assigned to control of the value of the second video signal, and a combination of the value of the first video signal, the value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, and the value of the second video signal, which combination is suitable for display of a gradation of 0 to 255, is selected as appropriate from 1024 combinations. The same is true for a case of performing gradation control exceeding eight bits.
In the driving method of the display device or the driving method of the display element according to the embodiment of the present invention, the first writing process of applying the first video signal to the gate electrode of the driving transistor is performed, and next a second writing process of applying the second video signal to the gate electrode of the driving transistor is performed. Incidentally, the second writing process may be performed immediately after the first writing process is ended, or the second writing process may be performed after an interval from the end of the first writing process. Also in the display device according to the embodiment of the present invention, the second writing process may be performed immediately after the first writing process is ended, or the second writing process may be performed after an interval from the end of the first writing process.
In the driving method of the display device or the driving method of the display element according to the embodiment of the present invention, one electrode and another electrode forming a capacitance section are connected to another source/drain region and the gate electrode, respectively, of the driving transistor, and in the first writing process, a current flows through the driving transistor when the first video signal is applied to the gate electrode of the driving transistor, and potential of the other source/drain region of the driving transistor is changed on a basis of the value of the first video signal and a value of the length of the period during which the first video signal is applied to the gate electrode of the driving transistor, whereby a value of a voltage retained in the capacitance section is adjusted. A similar constitution can be adopted also in the display device according to the embodiment of the present invention.
The display device according to the embodiment of the present invention or the display device used in the driving method of the display device according to the embodiment of the present invention, the display device including a preferable constitution described above, further includes a plurality of scanning lines extending in a first direction and a plurality of data lines extending in a second direction, and the driving circuit further includes a writing transistor having a gate electrode connected to a scanning line, one source/drain region connected to a data line, and another source/drain region connected to the gate electrode of the driving transistor. In the driving method of the display device according to the embodiment of the present invention, the writing transistor is set in a conducting state by a scanning signal from the scanning line, the first video signal is applied from the data line to the gate electrode of the driving transistor, next the second video signal is applied from the data line to the gate electrode of the driving transistor, and then the scanning signal is ended to set the writing transistor in a non-conducting state, whereby the gate electrode of the driving transistor is set in a floating state. In addition, in the display device according to the embodiment of the present invention, the writing transistor is set in a conducting state by a scanning signal from the scanning line, the first video signal is applied from the data line to the gate electrode of the driving transistor, next the second video signal is applied from the data line to the gate electrode of the driving transistor, and then the scanning signal is ended to set the writing transistor in a non-conducting state, whereby the gate electrode of the driving transistor is set in a floating state.
The display device according to the embodiment of the present invention or the display device used in the driving method of the display device according to the embodiment of the present invention, the display device including various preferable constitutions described above, further includes a plurality of feeder lines extending in a first direction, and one source/drain region of the driving transistor is connected to a feeder line. In the driving method of the display device according to the embodiment of the present invention, the display device including the various preferable constitutions described above, a driving voltage is applied from the feeder line to one source/drain region of the driving transistor. Similarly, in the display device according to the embodiment of the present invention, the display device including the preferable constitutions described above, a driving voltage is applied from the feeder line to one source/drain region of the driving transistor.
In the driving method of the display device according to the embodiment of the present invention or the driving method of the display element according to the embodiment of the present invention, the display device or display element including the various preferable constitutions described above, before the first writing process, an initializing voltage such that a difference between the initializing voltage and a reference voltage exceeds a threshold voltage of the driving transistor is applied to one source/drain region of the driving transistor, and the reference voltage is applied to the gate electrode of the driving transistor, whereby potential of the gate electrode of the driving transistor and potential of the other source/drain region of the driving transistor are initialized, and next a threshold voltage cancelling process is performed, the threshold voltage cancelling process applying the driving voltage to one source/drain region of the driving transistor in a state of the reference voltage being applied to the gate electrode of the driving transistor, whereby the potential of the other source/drain region of the driving transistor is brought closer to a potential obtained by subtracting the threshold voltage of the driving transistor from the reference voltage. Similarly, in the display device according to the embodiment of the present invention including the various preferable constitutions described above, the initialization and the threshold voltage cancelling process are performed.
In the driving method of the display device performing the initialization and the threshold voltage cancelling process described above, the display device includes a plurality of scanning lines and a plurality of data lines described above, and when the driving circuit includes a writing transistor described above, the writing transistor is set in a conducting state by a scanning signal from a scanning line, and the first video signal, the second video signal, and the reference voltage are applied from a data line to the gate electrode of the driving transistor. When the display device includes a plurality of feeder lines described above, and one source/drain region of the driving transistor is connected to a feeder line, the driving voltage and the initializing voltage are applied from the feeder line to one source/drain region of the driving transistor. Also in a case where the display device according to the embodiment of the present invention, the display device including the various preferable constitutions described above, performs the initialization and the threshold voltage cancelling process, the first video signal, the second video signal, and the reference voltage are applied from a data line to the gate electrode of the driving transistor, and the driving voltage and the initializing voltage are applied from a feeder line to one source/drain region of the driving transistor.
When the potential of the other source/drain region of the driving transistor reaches the potential obtained by subtracting the threshold voltage of the driving transistor from the reference voltage as a result of the threshold voltage cancelling process, the driving transistor is set in a non-conducting state. When the potential of the other source/drain region of the driving transistor does not reach the potential obtained by subtracting the threshold voltage of the driving transistor from the reference voltage, on the other hand, the driving transistor is not set in a non-conducting state. The driving transistor does not necessarily need to be set in a non-conducting state as a result of the threshold voltage cancelling process.
The display device according to the embodiment of the present invention or the display device used in the driving method of the display device according to the embodiment of the present invention, the display device including the various preferable constitutions described above (which display devices may hereinafter be collectively referred to simply as the display device according to the embodiment of the present invention), may have a constitution for so-called monochrome display or may have a constitution for color display. For example, the display device can have a constitution in which one pixel is composed of a plurality of sub-pixels, specifically a color display constitution in which one pixel is formed of three sub-pixels, that is, a red light emitting sub-pixel, a green light emitting sub-pixel, and a blue light emitting sub-pixel. Further, one pixel can also be formed of one set obtained by further adding one kind of sub-pixel or a plurality of kinds of sub-pixels to the three kinds of sub-pixels (for example one set obtained by adding a sub-pixel emitting white light for luminance improvement, one set obtained by adding a sub-pixel emitting light of a complementary color to expand a color reproduction range, one set obtained by adding a sub-pixel emitting yellow light to expand the color reproduction range, or one set obtained by adding sub-pixels emitting yellow and cyan light to expand the color reproduction range).
Some of resolutions for image display, such as VGA (640, 480), S-VGA (800, 600), XGA (1024, 768), APRC (1152, 900), S-XGA (1280, 1024), U-XGA (1600, 1200), HD-TV (1920, 1080), and Q-XGA (2048, 1536) as well as (1920, 1035), (720, 480), (1280, 960) and the like, can be cited as examples of values of pixels of the display device. However, the present invention is not limited to these values.
In the display element forming the display device according to the embodiment of the present invention or the display element used in the driving method of the display element according to the embodiment of the present invention (which display elements may hereinafter be collectively referred to simply as the display element according to the embodiment of the present invention), an organic electroluminescence light emitting section, an LED light emitting section, a semiconductor laser light emitting section and the like can be cited as current driven type light emitting section. These light emitting sections can be formed by using known materials and known methods. From a viewpoint of forming a flat-panel display device for color display, the light emitting section is desirably an organic electroluminescence light emitting section among others. The organic electroluminescence light emitting section may be of a so-called top emission type or may be of a bottom emission type. The organic electroluminescence light emitting section can be formed of an anode electrode, a hole transporting layer, a light emitting layer, an electron transporting layer, a cathode electrode and the like.
In the display device, various wiring of the scanning lines, the data lines, the feeder lines and the like can have a known constitution and a known structure. In addition, various circuits such as a power supply section, a scanning circuit, a signal output circuit and the like can be formed by using known circuit elements and the like.
The transistor forming the driving circuit includes for example an n-channel type thin film transistor (TFT). The transistor forming the driving circuit may be of an enhancement type or may be of a depletion type. An LDD structure (Lightly Doped Drain structure) may be formed in an n-channel type transistor. In some cases, the LDD structure may be formed asymmetrically. For example, because a high current flows through the driving transistor at the time of light emission of the display element, it is possible to form the LDD structure only in one source/drain region serving as a drain region at the time of light emission. Incidentally, a p-channel type thin film transistor, for example, may also be used.
The capacitance section forming the driving circuit can be formed by one electrode, another electrode, and a dielectric layer interposed between the electrodes. The transistor and the capacitance section described above which constitute the driving circuit are formed in a certain plane (for example formed on a support). The light emitting section is for example formed above the transistor and the capacitance section forming the driving circuit with an interlayer insulating layer interposed between the light emitting section and the driving circuit. In addition, the other source/drain region of the driving transistor is connected to one terminal of the light emitting section (the anode electrode or the like provided to the light emitting section) via a contact hole, for example. Incidentally, the transistor may also be formed in a semiconductor substrate or the like.
Constituent materials for the supporting body and a substrate to be described later include glass materials such as high strain point glass, soda glass (Na2O.CaO.SiO2), borosilicate glass (Na2O.B2O3.SiO2), forsterite (2MgO.SiO2), lead glass (Na2O.PbO.SiO2) and the like as well as polymeric materials having flexibility, for example polymeric materials exemplified by polyethersulfone (PES), polyimide, polycarbonate (PC), and polyethylene terephthalate (PET). Incidentally, various coatings may be applied to the surfaces of the supporting body and the substrate. The constituent materials for the supporting body and the substrate may be the same or may be different from each other. A display device having flexibility can be formed when the supporting body and the substrate formed of a polymeric material having flexibility are used.
A term “one source/drain region” of two source/drain regions of one transistor may be used in a sense of a source/drain region connected to a power supply side. In addition, a transistor being in a conducting state means a state of a channel being formed between the source/drain regions. It does not matter whether or not a current flows from one source/drain region to the other source/drain region of the transistor. A transistor being in a non-conducting state, on the other hand, means a state of no channel being formed between the source/drain regions. In addition, the source/drain regions can be not only formed of a conductive material such as polysilicon containing an impurity, amorphous silicon or the like but also formed of a metal, an alloy, conductive particles, a laminated structure of these materials, or a layer made of an organic material (conductive polymer).
Conditions shown in various equations in the present specification are satisfied not only when the equations precisely hold mathematically but also when the equations hold substantially. As to whether the equations hold, various variations occurring in design or manufacture of the display element and the display device are tolerated.
In a timing chart to be used in the following description, length (time length) of an axis of abscissas indicating each period is shown schematically, and does not represent the ratio of time length of each period. The same is true for an axis of ordinates. In addition, the shapes of waveforms in the timing chart are also shown schematically.
A first embodiment relates to a display device, a driving method of the display device, and a driving method of a display element according to the present invention.
A total of N×M display elements 10 are arranged in the form of a two-dimensional matrix with N display elements 10 in a first direction (X-direction in
The display device further includes a plurality of (M) scanning lines SCL connected to the scanning circuit 101 and extending in the first direction, a plurality of (N) data lines DTL connected to the signal output circuit 102 and extending in the second direction, and a plurality of (M) feeder lines PS1 connected to the power supply section 100 and extending in the first direction. Display elements 10 in an mth row (where m=1, 2, . . . , M) are connected to an mth scanning line SCLm and an mth feeder line PS1m, and form one display element row. In addition, display elements 10 in an nth column (where n=1, 2, . . . , N) are connected to an nth data line DTLn.
As shown in
The driving circuit 11 further includes a writing transistor TRW in addition to the driving transistor TRD. The driving transistor TRD and the writing transistor TRW are formed by an n-channel type TFT. Incidentally, for example, the writing transistor TRW can also be formed by a p-channel type TFT. The driving circuit 11 may further include other transistors, as shown in
The capacitance section C1 is used to retain the voltage of the gate electrode of the driving transistor TRD with respect to the source region of the driving transistor TRD (so-called gate-to-source voltage). The “source region” in this case refers to the source/drain region on a side acting as a “source region” when the light emitting section ELP emits light. In a light emitting state of the display element 10, one source/drain region (a side connected to a feeder line PS1 in
The writing transistor TRW has a gate electrode connected to a scanning line SCL, one source/drain region connected to a data line DTL, and another source/drain region connected to the gate electrode of the driving transistor TRD.
The gate electrode of the driving transistor TRD forms a first node ND1 to which the other source/drain region of the writing transistor TRW and the other electrode of the capacitance section C1 are connected. The other source/drain region of the driving transistor TRD forms a second node ND2 to which one electrode of the capacitance section C1 and the anode electrode of the light emitting section ELP are connected.
Another terminal (specifically a cathode electrode) of the light emitting section ELP is connected to a second feeder line PS2. As shown in
A predetermined voltage VCat to be described later is applied from the second feeder line PS2 to the cathode electrode of the light emitting section ELP. The capacitance of the light emitting section ELP is denoted by a reference CEL. In addition, a threshold voltage necessary for the light emission of the light emitting section ELP is denoted as Vth-EL. That is, the light emitting section ELP emits light when a voltage equal to or higher than Vth-EL is applied between the anode electrode and the cathode electrode of the light emitting section ELP.
The light emitting section ELP for example has a known constitution or structure composed of the anode electrode, a hole transporting layer, a light emitting layer, an electron transporting layer, the cathode electrode and the like. The constitution or structure of the power supply section 100 and the scanning circuit 101 can be a known constitution or structure. The constitution of the signal output circuit 102 will be described later.
In this case, voltage settings of the driving transistor TRD are made such that the driving transistor TRD operates in a saturation region in the light emitting state of the display element 10, and the driving transistor TRD is driven so as to pass a drain current Ids according to the following Equation (1) in the light emitting state of the display element 10. As described above, in the light emitting state of the display element 10, one source/drain region of the driving transistor TRD acts as a drain region, and the other source/drain region of the driving transistor TRD acts as a source region. For convenience of description, in the following description, one source/drain region of the driving transistor TRD may be referred to simply as a drain region, and the other source/drain region of the driving transistor TRD may be referred to simply as a source region.
k≡(1/2)·(W/L)·COX
Ids=k·μ·(Vgs−Vth)2 (1)
where μ is effective mobility, L is channel length, W is channel width, Vgs is the voltage of the gate electrode with respect to the source region, Vth is threshold voltage, and COX is (Relative Dielectric Constant of Gate Insulating Layer)×(Dielectric Constant of Vacuum)/(Thickness of Gate Insulating Layer).
The light emitting section ELP of the display element 10 emits light when the drain current Ids flows through the light emitting section ELP. Further, a light emitting state (luminance) in the light emitting section ELP of the display element 10 is controlled according to the magnitude of the value of the drain current Ids.
The conducting state/non-conducting state of the writing transistor TRW is controlled by a scanning signal from the scanning line SCL connected to the gate electrode of the writing transistor TRW, specifically a scanning signal from the scanning circuit 101.
Various signals and voltages are applied from the data line DTL to one source/drain region of the writing transistor TRW on the basis of operation of the signal output circuit 102. Specifically, a first video signal VSig1, a second video signal VSig2, and a predetermined reference voltage VOfs to be described later are applied from the signal output circuit 102. Incidentally, another voltage may be further applied in addition to VSig1, VSig2, and VOfs.
As shown in
The display device is subjected to line-sequential scanning in row units. In each horizontal scanning period, the switch SW1 in the signal switching section 102C shown in
The selector 102D refers to the data stored in the storage device 102F on the basis of the value of the input signal input externally. Then, on the basis of the data that is referred to, the selector 102D sequentially supplies selection signals for selecting kinds (values) of the first video signal VSig1 and the second video signal VSig2 to the video signal generating section 102A, and selects a pulse from the various pulses generated by the pulse generating circuit 102E as appropriate and then supplies the pulse as a switching signal to the signal switching section 102C. In a horizontal scanning period, the data line DTL is first supplied with the reference voltage VOfs, next supplied with the first video signal VSig1 on the basis of the switching signal, and thereafter supplied with the second video signal VSig2. Incidentally, in the first embodiment, the reference voltage VOfs is supplied during an interval after completion of supply of the first video signal VSig1 to the data line and before supply of the second video signal VSig2.
More specifically, the driving transistor TRD is formed of a gate electrode 31, a gate insulating layer 32, source/drain regions 35 and 35 provided in a semiconductor layer 33, and a channel forming region 34 to which a part of the semiconductor layer 33 between the source/drain regions 35 and 35 corresponds. The capacitance section C1 is composed of another electrode 36, a dielectric layer formed of an extending part of the gate insulating layer 32, and one electrode 37. The gate electrode 31, a part of the gate insulating layer 32, and the other electrode 36 forming the capacitance section C1 are formed on the supporting body 20. The one source/drain region 35 of the driving transistor TRD is connected to wiring 38 (corresponding to the feeder line PS1), and the other source/drain region 35 of the driving transistor TRD is connected to the one electrode 37. The driving transistor TRD, the capacitance section C1 and the like are covered with the interlayer insulating layer 40. The light emitting section ELP composed of an anode electrode 51, a hole transporting layer, a light emitting layer, an electron transporting layer, and a cathode electrode 53 is disposed on the interlayer insulating layer 40. Incidentally, in the drawing, the hole transporting layer, the light emitting layer, and the electron transporting layer are represented by one layer 52. A second interlayer insulating layer 54 is disposed on a part of the interlayer insulating layer 40 on which part the light emitting section ELP is not disposed. A transparent substrate 21 is disposed on the second interlayer insulating layer 54 and the cathode electrode 53. Light generated in the light emitting layer passes through the substrate 21 and goes outside. Incidentally, the one electrode 37 and the anode electrode 51 are connected to each other via a contact hole provided in the interlayer insulating layer 40. The cathode electrode 53 is connected to wiring 39 (corresponding to the second feeder line PS2) disposed on an extending part of the gate insulating layer 32 via contact holes 56 and 55 provided in the second interlayer insulating layer 54 and the interlayer insulating layer 40.
A method for manufacturing the display device shown in
The display device according to the first embodiment is a display device for color display which includes a plurality of display elements 10 (for example N×M=1920×480). Each display element 10 forms a sub-pixel, one pixel is formed by a group of a plurality of sub-pixels, and pixels are arranged in the form of a two-dimensional matrix in a row direction and a column direction. One pixel includes three kinds of sub-pixels, that is, a red light emitting sub-pixel for emitting red light, a green light emitting sub-pixel for emitting green light, and a blue light emitting sub-pixel for emitting blue light, which sub-pixels are arranged in the extending direction of the scanning line SCL.
Description will next be made of the driving method of the display device according to the first embodiment and the driving method of the display element using the display device according to the first embodiment (which driving methods will hereinafter be abbreviated simply as a driving method according to the first embodiment). The display device includes (N/3)×M pixels arranged in the form of a two-dimensional matrix. Suppose that a display frame rate is FR (times/second). Display elements 10 forming (N/3) respective pixels (N sub-pixels) arranged in an mth row are driven simultaneously. In other words, timing of emission/non-emission of the N display elements 10 arranged along the first direction is controlled in a row unit to which the N display elements 10 belong. A scanning period per row when the display device is scanned on a line-sequential basis in row units, or more specifically one horizontal scanning period (so-called 1 H), is less than (1/FR)×(1/M) seconds.
A display element 10 located in an mth row and in an nth column will hereinafter be referred to as an (n, m)th display element 10 or an (n, m)th sub-pixel. Various processes (a threshold voltage cancelling process, a first writing process, and a second writing process to be described later) are performed before completion of a horizontal scanning period corresponding to the display elements 10 arranged in the mth row (which horizontal scanning period may hereinafter be referred to as an mth horizontal scanning period Hm). Incidentally, the first writing process and the second writing process are performed within the mth horizontal scanning period Hm.
In the following description, voltage or potential values are set as follows. However, the following are values for description only, and the voltage or potential values are not limited to the following values.
In the first embodiment, description will be made supposing that the values of the first video signal VSig1 and the second video signal VSig2 change in P steps (where P is a natural number of two or more) and that the value of the length of a period during which the first video signal VSig1 is applied to the gate electrode of the driving transistor TRD changes in Q steps (where Q is a natural number of three or more).
When it is to be explicitly indicated that the first video signal VSig1 is a video signal at a pth step (where p=1, 2, . . . , P), the first video signal VSig1 is expressed as a video signal VSig1[p]. Similarly, when it is to be explicitly indicated that the second video signal VSig2 is a video signal at a pth step, the second video signal VSig2 is expressed as a video signal VSig2[p]. In addition, suppose that VSig1[1] and VSig2[1] are 2 volts and VSig1[P] and VSig2[P] are 8 volts, and that the values of the first video signal VSig1[p] and the second video signal VSig2[p] change linearly according to the value of “p.”
As shown in
Specifically, in correspondence with the mth horizontal scanning period Hm in a present display frame, the data line DTLn is first supplied with the reference voltage VOfs, next supplied with the first video signal VSig1 corresponding to the (n, m)th sub-pixel (which first video signal VSig1 may be expressed as VSig1
In the first embodiment, the reference voltage VOfs is supplied to the data line DTLn for a predetermined fixed period (which may hereinafter be referred to as a reference voltage period), which period is determined in design, in the first half of each horizontal scanning period. Start timing and end timing of [period-TP(2)1], [period-TP(2)3], and [period-TP(2)5] shown in
In the display device according to the first embodiment, in a state of a predetermined driving voltage VCC-H being applied to one source/drain region of the driving transistor TRD on the basis of the operation of the power supply section 100, the first writing process is performed by applying the first video signal VSig1 to the gate electrode of the driving transistor TRD on the basis of the operation of the signal output circuit 102, the second writing process is next performed by applying the second video signal VSig2 to the gate electrode of the driving transistor TRD on the basis of the operation of the signal output circuit 102, and thereafter the gate electrode of the driving transistor TRD is set in a floating state on the basis of the operation of the scanning circuit 101. Thereby a current corresponding to the value of a voltage retained in the capacitance section C1 for retaining the voltage of the gate electrode of the driving transistor TRD with respect to the source region of the driving transistor TRD flows through the light emitting section ELP via the driving transistor TRD, so that the light emitting section ELP emits light. The length of a period during which the first video signal VSig1 is applied to the gate electrode of the driving transistor TRD in the first writing process is adjusted. The luminance of light emitted by the light emitting section is controlled on the basis of the value of the first video signal VSig1, the value of the length of the period during which the first video signal VSig1 is applied to the gate electrode of the driving transistor TRD, and the value of the second video signal VSig2.
In the driving method according to the first embodiment, within [period-TP(2)7] shown in
For convenience of description, operations from [period-TP(2)5] to [period-TP(2)7] included in the mth horizontal scanning period Hm and an operation in [period-TP(2)8] will be described first. Details of the whole of operation from [period-TP(2)−1] to [period-TP(2)8] shown in
[period-TP(2)5] (see
As will be described later in detail, in this [period-TP(2)5], the reference voltage VOfs is supplied from the signal output circuit 102 to the data line DTLn. The driving voltage VCC-H is applied from the feeder line PS1 to the other source/drain region of the driving transistor TRD on the basis of the operation of the power supply section 100. The potential of the second node ND2 becomes (VOfs−Vth) as a result of the threshold voltage cancelling process to be described later. The potential of the second node ND2 is determined depending on only the threshold voltage Vth of the driving transistor TRD and the reference voltage VOfs (
The non-conducting state of the writing transistor TRW is maintained during this period. The reference voltage period ends, and the first video signal VSig1
[period-TP(2)7] (see
Within this [period-TP(2)7], in a state of the driving voltage VCC-H being applied from the feeder line PS1 to one source/drain region of the driving transistor TRD on the basis of the operation of the power supply section 100, the writing transistor TRW is set in a conducting state by a scanning signal from the scanning line SCL on the basis of the operation of the scanning circuit 101. On the basis of the operation of the signal output circuit 102, the first writing process of applying the first video signal VSig1
In start timing of [period-TP(2)7], the writing transistor TRW is changed from a non-conducting state to a conducting state on the basis of the operation of the scanning circuit 101. The first video signal VSig1
Thus, in the first writing process, a current flows through the driving transistor TRD when the first video signal VSig1
Description will be made in the following of change in the potential correction value ΔV1 when the length of the period of the first writing process is changed and change in the potential correction value ΔV1 when the value of the first video signal VSig1
As shown in
In addition, as shown in
Thus, the potential of the other source/drain region of the driving transistor TRD changes (rises) as the value of the length “t1” of the period during which the first writing process shown in
Thereafter the supply of the first video signal VSig1
The reference voltage VOfs is thereby applied to the gate electrode of the driving transistor TRD. The gate-to-source voltage of the driving transistor TRD becomes lower than the threshold voltage Vth of the driving transistor TRD. The driving transistor TRD is thus set in a non-conducting state. The potential of the second node ND2 retains the previous value (
Next, the second video signal VSig2
The second writing process is performed by applying the second video signal VSig2
[period-TP(2)8] (see
In end timing of [period-TP(2)7], the scanning signal from the scanning line SCL ends to set the writing transistor TRW in a non-conducting state. In this [period-TP(2)8], the gate electrode of the driving transistor TRD and the data line DTLn are electrically disconnected from each other, and thus the gate electrode of the driving transistor TRD is set in a floating state. Because of the presence of the capacitance section C1, a phenomenon similar to that of a so-called bootstrap circuit occurs at the gate electrode of the driving transistor TRD, and thus the potential of the first node ND1 also rises (
As described above, the display element 10 retains the voltage VSig2
Ids=k·μ·(VSig2
As is clear from this Equation (5), the value of the drain current Ids is increased as the value of the second video signal VSig2
The value of ΔV1 is adjusted by changing the end timing of supply of the first video signal VSig1
As described above, the light emitting section ELP can be made to emit light at different gradations also by changing the value of ΔV1 independently of the value of the second video signal VSig2. The above-described operation can be performed when any of the second video signals VSig2[1] and VSig2[P] is applied. It is therefore possible to perform gradation control for a number of gradations which number exceeds the number of steps of the second video signal VSig2.
The gradation control for the light emitting section ELP will be described in more detail with reference to
When the first video signal VSig1 is applied to the gate electrode of the driving transistor TRD in [period-TP(2)7], the voltage of the first node ND1 is VSig1, and is constant. On the other hand, the potential of the second node ND2 is initially (VOfs−Vth), which is −3 volts in the first embodiment.
When VSig1[P] (8 volts), for example, is applied as the first video signal VSig1 in [period-TP (2)7], the voltage Vgs of the gate electrode of the driving transistor TRD with respect to the source region of the driving transistor TRD is 11 volts immediately after the first video signal VSig1[P] is applied. Thus, the value of the drain current Ids flowing through the driving transistor TRD immediately after the first video signal VSig1[P] is applied to the gate electrode of the driving transistor TRD is obtained with Vgs set at 11 volts in Equation (1) described above.
Because a charge produced by the above-described drain current Ids flows into the second node ND2, the potential of the second node ND2 rises. On the other hand, the value of the voltage Vgs of the gate electrode of the driving transistor TRD with respect to the source region of the driving transistor TRD decreases with the rise in potential of the second node ND2. Thus, as the period during which the first video signal VSig1[P] is applied to the gate electrode of the driving transistor TRD is lengthened, the value of the drain current Ids flowing through the driving transistor TRD is decreased, and the potential of the second node ND2 rises more gently. As a result, as shown in
The potential of the second node ND2 basically exhibits similar behavior to that described above when first video signals VSig1 of values other than VSig1[P] are applied. However, as the value of the first video signal VSig1 becomes relatively small, the voltage Vgs of the gate electrode of the driving transistor TRD with respect to the source region of the driving transistor TRD immediately after the first video signal VSig1 is applied is decreased, and the potential of the second node ND2 rises more gently. As a result, a line of the potential of the second node ND2 when VSig1[p+] is applied is situated over a line of the potential of the second node ND2 when VSig1[p] is applied, and a line of the potential of the second node ND2 when VSig1[p−1] is applied is situated under the line of the potential of the second node ND2 when VSig1[p] is applied. Suppose in this case that values of a maximum length and a minimum length of the period during which the first video signal VSig1 is applied to the gate electrode of the driving transistor TRD, which values are set in design of the display device, are a certain value “tB” and a certain value “tW.”
As shown in
When an expression ΔvD(p, q)=vD(p, q)−(VOfs−Vth) is used, the potential correction value ΔV1 corresponding to D(p, q) is ΔvD(p, q). As is clear from
Incidentally, in the first embodiment, the above-described value “tB” is selected such that a difference between a minimum value (2 volts) of the second video signal VSig2 and vD(P, Q) exceeds the threshold voltage Vth of the driving transistor TRD.
When the first video signal VSig1 is VSig1[p], the length of the period during which the first writing process is performed is T(q), and the second video signal VSig2 is VSig2[p′] (where p′=1, 2, . . . , P), the drain current flowing in [period-TP(2)8] will be denoted as Ids(p, q, p′). At this time, because the potential correction value ΔV1 is equal to ΔvD(p, q), Ids(p, q, p′) is expressed by the following Equation (5′).
Ids(p,q,p′)=k·μ·(VSig2[p′]
As is clear from Equation (5′), Ids(p, q, p′) becomes a minimum when the value of VSig2[p′]
Ids(p, q, p′) can assume P×Q×P values from Ids(1, 1, 1) to Ids(P, Q, P). As described above, the value of Ids(P, Q, 1) is the minimum, and the value of Ids(1, 1, P) is the maximum.
The storage device 102F shown in
The storage device 102F stores the data composed of luminance level indexes w(1, 1, 1) to w(P, Q, P).
The luminance level indexes are obtained by converting the values of the drain current Ids(p, q, p′) described above so that a minimum value of the luminance level indexes is 0 and a maximum value of the luminance level indexes is (2u−1), for example. That is, the numerical values are converted so that w(P, Q, 1) corresponding to Ids(P, Q, 1) whose current value is the minimum is 0 and w(1, 1, P) corresponding to Ids(1, 1, P) whose current value is the maximum is (2u−1). Specifically, the values are converted on the basis of an equation w(p, q, p′)=(2u−1)×(Ids(p, q, p′)−Ids(P, Q, 1))/(Ids(1, 1, P)−Ids(P, Q, 1)). Incidentally, while the above value of “u” can be set appropriately according to the design of the display device, suppose in the following description that u=10. Thus, 0≦w(p, q, p′)≦1023.
When an input signal discreted into eight bits is input to the selector 102D shown in
Details of gradation control have been described above. Incidentally, while the above description has been made supposing that the lengths T(1) to T(Q) in
Details of operation of the (n, m)th display element 10 in the driving method according to the first embodiment will next be described with reference to
[period-TP(2)−1] (see
This [period-TP(2)−1] is for example a period during which operation in a previous display frame is performed, and during which the (n, m)th display element 10 is in an emission state after completion of various previous processes. That is, a drain current Ids′ based on Equation (5) to be described later is flowing through the light emitting section ELP in the display element 10 forming the (n, m)th sub-pixel, and the luminance of the display element 10 forming the (n, m)th sub-pixel has a value corresponding to the drain current Ids′. In this case, the writing transistor TRW is in a non-conducting state, and the driving transistor TRD is in a conducting state. The emission state of the (n, m)th display element 10 is continued until immediately before a start of a horizontal scanning period of display elements 10 arranged in an (m+m′)th row.
As described above, the data line DTLn is supplied with the reference voltage VOfs, the first video signal VSig1, and the second video signal VSig2 so as to correspond to each horizontal scanning period. However, because the writing transistor TRW is in a non-conducting state, even when the potential (voltage) of the data line DTLn changes in [period-TP(2)−1], the potentials of the first node ND1 and the second node ND2 do not change (potential changes due to capacitive coupling of a parasitic capacitance or the like can occur in practice, but are usually negligible). The same is true for [period-TP(2)0] to be described later.
Periods shown as [period-TP(2)0] to [period-TP(2)6] in
An outline of operation will be described. In the first embodiment, in [period-TP(2)1], an initializing voltage VCC-L such that a difference between the initializing voltage VCC-L, and the reference voltage VOfs exceeds the threshold voltage Vth of the driving transistor TRD is applied to one source/drain region of the driving transistor TRD, and the reference voltage VOfs is applied to the gate electrode of the driving transistor TRD, whereby the potential of the gate electrode of the driving transistor TRD and the potential of the other source/drain region of the driving transistor TRD are initialized.
In [period-TP(2)3] and [period-TP(2)5], a driving voltage VCC-H is applied to one source/drain region of the driving transistor TRD in a state of the reference voltage VOfs being applied from the data line DTLn to the gate electrode of the driving transistor TRD, whereby a threshold voltage cancelling process of bringing the potential of the other source/drain region of the driving transistor TRD closer to a potential obtained by subtracting the threshold voltage Vth of the driving transistor TRD from the reference voltage VOfs is performed.
In the first embodiment, description is made supposing that the threshold voltage cancelling process is performed in a plurality of horizontal scanning periods, or more specifically an (m−1)th horizontal scanning period Hm-1 and the mth horizontal scanning period Hm. However, the threshold voltage cancelling process is not limited to this. Though depending on specifications of the display device, the threshold voltage cancelling process may be performed in one horizontal scanning period. Alternatively, the threshold voltage cancelling process may be performed in three or more horizontal scanning periods.
In
Details of operation in each of the periods [period-TP(2)0] to [period-TP(2)8] will next be described with reference to
[period-TP(2)0] (see
In this [period-TP(2)0], operation in a previous display frame and a present display frame, for example, is performed. That is, this [period-TP(2)0] is a period from the start timing of an (m+m′)th horizontal scanning period Hm+m′ in the previous display frame to the end timing of an (m−3)th horizontal scanning period Hm-3 in the present display frame. In [period-TP(2)0], the (n, myth display element 10 is in a non-conducting state in principle. In the start timing of [period-TP(2)0], the voltage supplied from the power supply section 100 to the feeder line PS1m is changed from the driving voltage VCC-H to the initializing voltage VCC-L. As a result, the potential of the second node ND2 is lowered to Vcc-L, a reverse-direction voltage is applied between the anode electrode and the cathode electrode of the light emitting section ELP, and the light emitting section ELP is set in a non-emission state. In addition, the potential of the first node ND1 (gate electrode of the driving transistor TRD) in a floating state is lowered so as to follow the decrease in potential of the second node ND2.
[Period-TP(2)1] (see
Then, the (m−2)th horizontal scanning period Hm-2 in the present display frame begins. In this [period-TP(2)1], the scanning line SCLm is set to a high level to set the writing transistor TRW of the display element 10 in a conducting state. The voltage supplied from the signal output circuit 102 to the data line DTLn is the reference voltage VOfs. As a result, the potential of the first node ND1 becomes VOfs (0 volts). The initializing voltage VCC-L is applied from the feeder line PS1m to the second node ND2 on the basis of the operation of the power supply section 100. The potential of the second node ND2 is therefore maintained at VCC-L (−10 volts).
Because a potential difference between the first node ND1 and the second node ND2 is 10 volts, and the threshold voltage Vth of the driving transistor TRD is 3 volts, the driving transistor TRD is in a conducting state. Incidentally, a potential difference between the second node ND2 and the cathode electrode provided to the light emitting section ELP is −10 volts, which does not exceed the threshold voltage Vth-EL of the light emitting section ELP. Thereby the potential of the first node ND1 and the potential of the second node ND2 are initialized.
[period-TP(2)2] (see
In this [period-TP(2)2], the scanning line SCLm is set to a low level. The writing transistor TRW of the display element 10 is set in a non-conducting state. The potentials of the first node ND1 and the second node ND2 basically maintain the previous states.
[period-TP(2)3] (see
In this [period-TP(2)3], a first threshold voltage cancelling process is performed. The scanning line SCLm is set to a high level to set the writing transistor TRW of the display element 10 in a conducting state. The voltage supplied from the signal output circuit 102 to the data line DTLn is the reference voltage VOfs. The potential of the first node ND1 is VOfs (0 volts).
Next, the voltage supplied from the power supply section 100 to the feeder line PS1m is changed from the initializing voltage VCC-L to the driving voltage VCC-H. As a result, while the potential of the first node ND1 does not change (VOfs=0 volts is retained), the potential of the second node ND2 changes toward the potential obtained by subtracting the threshold voltage Vth of the driving transistor TRD from the reference voltage VOfs. That is, the potential of the second node ND2 rises.
When this [period-TP(2)3] is sufficiently long, the potential difference between the gate electrode of the driving transistor TRD and the other source/drain region of the driving transistor TRD reaches Vth, so that the driving transistor TRD is set in a non-conducting state. That is, the potential of the second node ND2 approaches (VOfs−Vth), and eventually becomes (VOfs−Vth). However, the length of [period-TP(2)3] in the example shown in
In this [period-TP(2)4], the scanning line SCLm is set to a low level to set the writing transistor TRW of the display element 10 in a non-conducting state. As a result, the first node ND1 is set in a floating state.
Because the driving voltage VCC-H is applied from the power supply section 100 to one source/drain region of the driving transistor TRD, the potential of the second node ND2 rises from the potential V1 to a certain potential V2. Meanwhile, because the gate electrode of the driving transistor TRD is in a floating state, and the capacitance section C1 is present, bootstrap operation occurs at the gate electrode of the driving transistor TRD. Thus, the potential of the first node ND1 rises so as to follow the change in potential of the second node ND2.
As a precondition for operation in next [period-TP(2)5], the potential of the second node ND2 needs to be lower than (VOfs−Vth) in the start timing of [period-TP(2)5]. The length of [period-TP(2)4] is set so as to satisfy a condition V2<(VOfs−Vth) in design of the display device.
[period-TP(2)5] (see
In this [period-TP(2)5], a second threshold voltage cancelling process is performed. The writing transistor TRW of the display element 10 is set in a conducting state on the basis of a scanning signal from the scanning line SCLm. The voltage supplied from the signal output circuit 102 to the data line DTLn is the reference voltage VOfs. The potential of the first node ND1 changes from the potential raised by the bootstrap operation to VOfs (0 volts) again.
Suppose in this case that the value of the capacitance section C1 is a value c1, and that the value of the capacitance CEL of the light emitting section ELP is a value cEL. Then, suppose that the value of a parasitic capacitance between the gate electrode and the other source/drain region of the driving transistor TRD is cgs. When a capacitance value between the first node ND1 and the second node ND2 is represented by a reference cA, cA=c1+cgs. When a capacitance value between the second node ND2 and the second feeder line PS2 is represented by a reference cB, cB=cEL. Incidentally, an additional capacitance section may be connected to both terminals of the light emitting section ELP so as to be parallel with the light emitting section ELP. In this case, the capacitance value of the additional capacitance section is further added to cB.
When the potential of the first node ND1 changes, a potential difference between the first node ND1 and the second node ND2 also changes. That is, a charge based on an amount of change in potential of the first node ND1 is distributed according to the capacitance value between the first node ND1 and the second node ND2 and the capacitance value between the second node ND2 and the second feeder line PS2. However, when the value cB (=cEL) is sufficiently large as compared with the value cA (=c1+cgs), a change in potential of the second node ND2 is small. The value cEL of the capacitance CEL of the light emitting section ELP is generally larger than the value c1 of the capacitance section C1 and the value cgs of the parasitic capacitance of the driving transistor TRD. Description in the following will be made without considering the change in potential of the second node ND2 which change is caused by the change in potential of the first node ND1. Incidentally, in the driving timing chart of
Because the driving voltage VCC-H is applied from the power supply section 100 to one source/drain region of the driving transistor TRD, the potential of the second node ND2 changes to the potential obtained by subtracting the threshold voltage Vth of the driving transistor TRD from the reference voltage VOfs. That is, the potential of the second node ND2 rises from the potential V2, and changes to the potential obtained by subtracting the threshold voltage Vth of the driving transistor TRD from the reference voltage VOfs. Then, when the potential difference between the gate electrode of the driving transistor. TRD and the other source/drain region of the driving transistor TRD reaches Vth, the driving transistor TRD is set in a non-conducting state. In this state, the potential of the second node ND2 is substantially (VOfs Vth). In this case, when the following Equation (2) is ensured, or when the potential is selected and determined so as to satisfy Equation (2), the light emitting section ELP does not emit light.
(VOfs−Vth)<(Vth-EL+VCat) (2)
In this [period-TP(2)5], the potential of the second node ND2 eventually becomes (VOfs−Vth). That is, the potential of the second node ND2 is determined depending on only the threshold voltage Vth of the driving transistor TRD and the reference voltage VOfs. The potential of the second node ND2 is independent of the threshold voltage Vth-EL of the light emitting section ELP. In the end timing of [period-TP(2)5], the writing transistor TRW is changed from the conducting state to a non-conducting state on the basis of the scanning signal from the scanning line SCLm.
[period-TP(2)6] (see
The non-conducting state of the writing transistor TRW is maintained during this period. The reference voltage period ends, and a first video signal VSig1
[period-TP(2)7] (see
Within this [period-TP(2)7], the first writing process and the second writing process described above are performed. As shown in
Letting Vg be the potential of the gate electrode of the driving transistor TRD (first node ND1), and letting Vs be the potential of the other source/drain region of the driving transistor TRD (second node ND2), the value of Vg and the value of Vs are as follows when the above-described rise in potential of the second node ND2 is not considered. A potential difference between the first node ND1 and the second node ND2, that is, a potential difference Vgs between the gate electrode of the driving transistor TRD and the other source/drain region acting as the source region of the driving transistor TRD can be expressed by the following Equation (3).
Vg=VSig2
Vs≈VOfs−Vth
Vgs≈VSig2
That is, when the above-described rise in potential of the second node ND2 is not considered, the potential difference Vgs obtained in the writing process for the driving transistor TRD depends on only the second video signal VSig2
In the above-described driving method, the first video signal VSig1 and the second video signal VSig2 are applied to the gate electrode of the driving transistor TRD in a state of the driving voltage VCC-H being applied from the power supply section 100 to one source/drain region of the driving transistor TRD. Thus, as shown in
Vgs≈VSig2
In addition, upper limits of the length “t1” of the period during which the first writing process is performed and the length “t2” of the period during which the second writing process is performed are determined such that the potential (VOfs−Vth+ΔV1+ΔV2) in the other source/drain region of the driving transistor TRD satisfies the following Equation (2′). The light emitting section ELP does not emit light in [period-TP(2)7].
(VOfs−Vth+ΔV1+ΔV2)<(Vth-EL+VCat) (2′)
[period-TP(2)8] (see
The state of the driving voltage VCC-H being applied from the power supply section 100 to one source/drain region of the driving transistor TRD is maintained. In the display element 10, the capacitance section C1 retains a voltage based on the second video signal VSig2
The operation of the display element 10 will be described more concretely. The state of the driving voltage VCC-H being applied from the power supply section 100 to one source/drain region of the driving transistor TRD is maintained, and the first node ND1 is electrically disconnected from the data line DTLn. Thus, the potential of the second node ND2 rises as a result of the above (
In this case, as described above, because the gate electrode of the driving transistor TRD is in a floating state, and the capacitance section C1 is present, a phenomenon similar to so-called bootstrap circuit occurs at the gate electrode of the driving transistor TRD, so that the potential of the first node ND1 also rises. As a result, the potential difference Vgs between the gate electrode of the driving transistor TRD and the other source/drain region acting as the source region of the driving transistor TRD retains the value of Equation (4).
In addition, because the potential of the second node ND2 rises to exceed (Vth-EL+VCat), the light emitting section ELP starts to emit light (see
Ids=k·μ·(VSig2
Thus, the drain current Ids flowing through the light emitting section ELP is proportional to the square of a value obtained by subtracting the values of the potential correction values ΔV1 and ΔV2 from the value of the second video signal VSig2
The emission state of the light emitting section ELP is continued until an (m+m′−1)th horizontal scanning period. The end timing of the (m+m′−1)th horizontal scanning period corresponds to the end timing of [period-TP(2)−1]. In this case, “m′” satisfies a relation 1<m′<M, and is a predetermined value in the display device. In other words, the light emitting section ELP is driven for a period from the start timing of [period-TP(2)8] to timing immediately before the (m+m′)th horizontal scanning period Hm+m′, and this period is an emission period.
The present invention has been described above on the basis of a preferable embodiment. However, the present invention is not limited to this embodiment. The constitution and structure of the display device, the steps of the method for manufacturing the display device, and the steps of the driving methods of the display device and the display element described in the embodiment are an illustration, and can be changed as appropriate.
In the embodiment, the reference voltage is supplied to the data line during the interval after an end of supply of the first video signal to the data line and before a start of supply of the second video signal. However, the present invention is not limited to this. For example, a constitution can be adopted in which the reference voltage continues being supplied to the data line for an interval after the passage of a reference voltage period and before a start of supply of the first video signal, and the second video signal is supplied immediately after an end of supply of the first video signal. In this constitution, the length of the period during which the first writing process is performed can be adjusted by changing the start timing of supply of the first video signal.
The embodiment has been described supposing that the driving transistor TRD is of an n-channel type. When the driving transistor TRD is a p-channel type transistor, it suffices to make connections in which the anode electrode and the cathode electrode of the light emitting section ELP are interchanged. Incidentally, in this constitution, the direction in which the drain current Ids flows is changed. It therefore suffices to change the values of voltages supplied to the feeder line PS1 and the like as appropriate.
In addition, the driving circuit 11 forming the display element 10 may further include other transistors.
In the first transistor TR1, a reference voltage VOfs is applied to one source/drain region, and another source/drain region is connected to the first node ND1. A control signal from a first transistor control circuit 103 is applied to the gate electrode of the first transistor TR1 via a first transistor control line AZ1 to control the conducting state/non-conducting state of the first transistor TR1. Thereby, the potential of the first node ND1 can be set.
In the second transistor TR2, an initializing voltage VCC-L is applied to one source/drain region, and another source/drain region is connected to a second node ND2. A control signal from a second transistor control circuit 104 is applied to the gate electrode of the second transistor TR2 via a second transistor control line AZ2 to control the conducting state/non-conducting state of the second transistor TR2. Thereby, the potential of the second node ND2 can be initialized.
The third transistor TR3 is connected between one source/drain region of a driving transistor TRD and a feeder line PS1. A control signal from a third transistor control circuit 105 is applied to the gate electrode of the third transistor TR3 via a third transistor control line CL.
The present application contains subject matter related to that disclosed in Japanese Priority Patent Application JP 2010-035915 filed in the Japan Patent Office on Feb. 22, 2010, the entire content of which is hereby incorporated by reference.
It should be understood by those skilled in the art that various modifications, combinations, sub-combinations and alterations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
2010-035915 | Feb 2010 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
7408533 | Eom et al. | Aug 2008 | B2 |
20090001378 | Miyake | Jan 2009 | A1 |
Number | Date | Country |
---|---|---|
2007-310311 | Nov 2007 | JP |
Number | Date | Country | |
---|---|---|---|
20110205252 A1 | Aug 2011 | US |