This application claims priority under 35 U.S.C. §119(a) to Korean Patent Application No. 10-2013-0048383 filed on Apr. 30, 2013, which is incorporated herein by reference in its entirety.
1. Field of the Invention
Embodiments of the invention relate to a display device for low speed drive and a method for driving the same.
2. Discussion of the Related Art
Display devices have been used in various display units, such as portable information devices, office devices, computers, and televisions. A display device includes a display panel for displaying an image and a driver for driving the display panel. A plurality of data lines and a plurality of gate lines are formed on the display panel, and pixels are respectively formed at crossings of the data lines and the gate lines. The driver includes a source driver for driving the data lines and a gate driver for driving the gate lines.
Various methods for reducing power consumption of the display device are known, one of which is a low speed driving technology. Low speed driving technology refreshes the entire screen of the display device at a frame frequency less than an input frame frequency. Low speed driving technology may be implemented through a skip drive shown in
For example, as shown in
The frame frequency indicates the number of frames driven per second. In general, the display device operates with reduced consumption current as the frame frequency decreases. However, as the frame frequency decreases, a refresh period of the screen lengthens. Therefore, a drop in pixel voltage resulting from a leakage current Ioff of a thin film transistor (TFT) can be observed at a low frame frequency with the naked eyes. As a result, a reduction in the image quality, such as a heavy flicker, may appear.
As shown in
In the low frequency driving technology using the skip drive shown in
Embodiments of the invention provide a display device for low speed drive and a method for driving the same capable of preventing or greatly reducing perceivable flicker during a low speed drive.
In one embodiment, a display device for low speed drive comprises a display panel formed with a plurality of gate lines and a plurality of data lines intersecting the plurality of gate lines, wherein a pixel is defined by each crossing of the gate lines and the data lines, a source driver configured to supply data voltages to the data lines, a gate driver configured to supply a gate pulse to the gate lines, and a timing controller configured to time-divide each frame of received data into n sub-frames, where n is a positive integer equal to or greater than 4, group the gate lines into n gate groups, control an operation of the gate driver to scan the n gate groups in scan sub-frames corresponding to a portion of the n sub-frames, and control the scan order of the n gate groups to scan the n gate groups in a zigzag form.
In an embodiment, the gate lines are grouped into the n gate groups based on position within a block of n adjacent gate lines. The block of n adjacent gate lines comprises one or more sub-blocks of gate lines wherein one gate line is scanned in each sub-block in each of the scan sub-frames. The timing controller is further configured to control the scan order of the n gate groups in the zigzag form such that within each sub-block, a line position corresponding to a gate line being scanned alternately increases and decreases between consecutive scan sub-frames.
In an embodiment, the timing controller controls the gate driver to scan the gate lines according to the scan order such that gate lines scanned in any given scan sub-frame are non-adjacent.
In an embodiment, the timing controller controls the gate drive to skip a scan operation of all of the gate groups is skipped in skip sub-frames corresponding to remaining sub-frames excluding the scan sub-frames from the n sub-frames. At least one of the skip sub-frames is disposed between every adjacent scan sub-frames.
In an embodiment, at least two gate groups are scanned in each of the scan sub-frames.
In an embodiment, the n sub-frames include first, third, fifth, and seventh sub-frames corresponding to the scan sub-frames and second, fourth, sixth, and eighth sub-frames corresponding to skip sub-frames and the gate lines are grouped into first to eighth gate groups. The timing controller controls the gate driver to scan the second and sixth gate groups in the first sub-frame, scan the third and seventh gate groups in the third sub-frame, scan the first and fifth gate groups in the fifth sub-frame, and scan the fourth and eighth gate groups in the seventh sub-frame.
In an embodiment, the n sub-frames include first, third, fifth, and seventh sub-frames corresponding to the scan sub-frames and second, fourth, sixth, and eighth sub-frames corresponding to skip sub-frames and the gate lines are grouped into first to eighth gate groups. The timing controller controls the gate driver to scan the third and seventh gate groups in the first sub-frame, scan the second and sixth gate groups in the third sub-frame, scan the fourth and eighth gate groups in the fifth sub-frame, and scan the first and fifth gate groups in the seventh sub-frame.
In an embodiment, the source driver supplies the data voltages to the data lines during the scan frames and does not supply the data voltages to the data lines in the skip sub-frames corresponding to sub-frames other than the n scan sub-frames.
In another embodiment, there is a method for driving a display device for low speed drive including a display panel formed with a plurality of gate lines and a plurality of data lines intersecting the plurality of gate lines, wherein a pixel is defined by each crossing of the gate lines and the data lines, a source driver supplying data voltages to the data lines, and a gate driver supplying a gate pulse to the gate lines, the method comprising time-dividing one frame of received data into n sub-frames, where n is a positive integer equal to or greater than 4, and grouping the gate lines into n gate groups, and controlling the gate driver to dividedly scan the n gate groups in scan sub-frames corresponding to only a portion of the n sub-frames and controlling the scan order of the n gate groups in a zigzag form.
In another embodiment, a display device for low speed drive comprises a display panel formed with a plurality of gate lines and a plurality of data lines intersecting the plurality of gate lines, wherein a pixel is defined by each crossing of the gate lines and the data lines, a gate driver configured to supply a gate pulse to the gate lines, and a timing controller configured to receive data arranged in a sequence of frames, to time-divide a frame from the sequence of frames into a sequence of n sub-frames, wherein the n sub-frames includes a sequence of scan sub-frames interleaved with a sequence of skip sub-frames, to group the gate lines into n gate groups based on position within a block of n adjacent gate lines, the block of n adjacent gate lines comprising one or more sub-blocks of gate lines wherein the timing controller controls the gate drive to scan one gate line in each sub-block in each of the scan sub-frames, and to control the gate driver to scan the gate lines according to a scan order such that such that within each sub-block, a line position corresponding to a gate line being scanned alternately increases and decreases between consecutive scan sub-frames.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
Reference will now be made in detail to embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts. It will be paid attention that detailed description of known arts will be omitted if it is determined that the arts can mislead the embodiments of the invention.
Exemplary embodiments of the invention will be described with reference to
As shown in
A liquid crystal display panel 10 includes a lower glass substrate, an upper glass substrate, and a liquid crystal layer formed between the lower glass substrate and the upper glass substrate. The liquid crystal display panel 10 includes liquid crystal cells Clc which are arranged in a matrix form based on a crossing structure of data lines 15 and gate lines 16.
A pixel array is formed on the lower glass substrate of the liquid crystal display panel 10. The pixel array includes the liquid crystal cells (i.e., pixels) Clc formed at crossings of the data lines 15 and the gate lines 16, thin film transistors (TFTs) connected to pixel electrodes 1 of the pixels, common electrodes 2 positioned opposite the pixel electrodes 1, and storage capacitors Cst. Each liquid crystal cell Clc is connected to the TFT and is driven by an electric field between the pixel electrode 1 and the common electrode 2. Black matrixes, red, green, and blue color filters, etc. are formed on the upper glass substrate of the liquid crystal display panel 10. Polarizing plates are respectively attached to the upper and lower glass substrates of the liquid crystal display panel 10. Alignment layers for setting a pre-tilt angle of liquid crystals are respectively formed on the upper and lower glass substrates of the liquid crystal display panel 10.
The common electrodes 2 are formed on the upper glass substrate in a vertical electric field driving manner such as a twisted nematic (TN) mode and a vertical alignment (VA) mode. The common electrodes 2 are formed on the lower glass substrate along with the pixel electrodes 1 in a horizontal electric field driving manner such as an in-plane switching (IPS) mode and a fringe field switching (FFS) mode.
The liquid crystal display panel 10 applicable to the embodiment of the invention may be implemented in any liquid crystal mode including the TN mode, the VA mode, the IPS mode, the FFS mode, etc. The liquid crystal display according to the embodiment of the invention may be implemented as any type liquid crystal display including a transmissive liquid crystal display, a transflective liquid crystal display, or a reflective liquid crystal display. The transmissive liquid crystal display and the transflective liquid crystal display require a backlight unit. The backlight unit may be implemented as a direct type backlight unit or an edge type backlight unit.
The timing controller 11 receives digital video data RGB of an input image from a host system 14 through a low voltage differential signaling (LVDS) interface and supplies the digital video data RGB of the input image to a source driver 12 through a mini LVDS interface. The timing controller 11 arranges the digital video data RGB received from the host system 14 in conformity with a disposition configuration of the pixel array and then supplies the arranged digital video data RGB to the source driver 12.
The timing controller 11 receives timing signals, such as a vertical sync signal Vsync, a horizontal sync signal Hsync, a data enable signal DE, and a dot clock DCLK, from the host system 14 and generates control signals for controlling operation timings of the source driver 12 and a gate driver 13. The control signals include a gate timing control signal for controlling operation timing of the gate driver 13 and a source timing control signal for controlling operation timing of the source driver 12.
The gate timing control signal includes a gate start pulse GSP, a gate shift clock GSC, a gate output enable signal GOE, etc. The gate start pulse GSP is applied to a gate driver integrated circuit (IC) generating a first gate pulse and controls the gate driver ICs so that the first gate pulse is generated. The gate shift clock GSC is also input to gate driver ICs of the gate driver 13 and shifts the gate start pulse GSP. The gate output enable signal GOE controls an output of the gate driver ICs.
The source timing control signal includes a source start pulse SSP, a source sampling clock SSC, a polarity control signal POL, a source output enable signal SOE, etc. The source start pulse SSP controls data sampling start timing of the source driver 12. The source sampling clock SSC controls sampling timing of data in the source driver 12 based on its rising or falling edge. The polarity control signal POL controls polarities of the data voltages sequentially output from each of source driver ICs of the source driver 12. The source output enable signal SOE controls output timing of the source driver 12.
The embodiment of the invention prevents or substantially reduces flicker, which is a problem in conventional low speed drive technology, through a zigzag scan and interlaced skip drive. For this, the timing controller 11 controls an operation of the source driver 12 and an operation of the gate driver 13, so that the zigzag scan and interlaced skip drive is implemented. The timing controller 11 properly generates the gate timing control signal and the source timing control signal, so that the digital video data RGB input at a frame frequency of 60 Hz may be refreshed in the pixel array of the liquid crystal display panel 10 based on a frame frequency of 60/n Hz, where n is a positive integer.
In one embodiment, the timing controller 11 receives data arranged in a sequence of frames. As shown in
The timing controller 11 activates the scan operation of the gate lines 16 in the scan sub-frames and also inactivates the scan operation of the gate lines 16 in the skip sub-frames in response to the gate timing control signal. The timing controller 11 activates a data voltage supply operation of the source driver 12 in the scan sub-frames to supply the data voltage to the data lines and also inactivates the data voltage supply operation of the source driver 12 in the skip sub-frames to not supply the data voltages to the data lines in response to the source timing control signal.
The source driver 12 includes a shift register, a latch array, a digital-to-analog converter, an output circuit, and the like. The source driver 12 latches the digital video data RGB in response to the source timing control signal and converts the latched digital video data RGB into positive and negative analog gamma compensation voltages. The source driver 12 then supplies the data voltages, of which polarities are inverted every a predetermined period of time, to the data lines 15 through a plurality of output channels.
The gate driver 13 supplies the gate pulse to the gate lines 16 in response to the gate timing control signal using a shift register and a level shifter through the above-described zigzag scan and interlaced skip drive. The shift register of the gate driver 13 may be directly formed on the lower glass substrate of the liquid crystal display panel 10 through a gate driver-in panel (GIP) process.
As shown in
The embodiment of the invention time-divides one frame into eight sub-frames SF1 to SF8 and also groups the gate lines 16 into eighth gate groups G#1 to G#8. The eight sub-frames SF1 to SF8 include four scan sub-frames SF1, SF3, SF5, and SF7 and four skip sub-frames SF2, SF4, SF6, and SF8. For an interlaced skip drive, each of the skip sub-frames SF2, SF4, SF6, and SF8 may be disposed between adjacent scan sub-frames. As described above, in the skip sub-frames SF2, SF4, SF6, and SF8, the data voltage supply operation of the source driver 12 and a gate group scan operation of the gate driver 14 are skipped.
As shown in
In the embodiment disclosed herein, the first gate group G#1 includes (8m+1)th gate lines G1, G9, G17, . . . , where m is a non-negative integer; the second gate group G#2 includes (8m+2)th gate lines G2, G10, G18, . . . ; the third gate group G#3 includes (8m+3)th gate lines G3, G11, G19, . . . ; the fourth gate group G#4 includes (8m+4)th gate lines G4, G12, G20, . . . ; the fifth gate group G#5 includes (8m+5)th gate lines G5, G13, G21, . . . ; the sixth gate group G#6 includes (8m+6)th gate lines G6, G14, G22, . . . ; the seventh gate group G#7 includes (8m+7)th gate lines G7, G15, G23, . . . ; and the eighth gate group G#8 includes (8m+8)th gate lines G8, G16, G24, . . . .
As an example of implementing the zigzag scan drive, the embodiment of the invention may sequentially scan the second and sixth gate groups G#2 and G#6 in the first sub-frame SF1, then sequentially scan the third and seventh gate groups G#3 and G#7 in the third sub-frame SF3, then sequentially scan the first and fifth gate groups G#1 and G#5 in the fifth sub-frame SF5, and then sequentially scan the fourth and eighth gate groups G#4 and G#8 in the seventh sub-frame SF7.
As another example of implementing the zigzag scan drive as illustrated in
As another example of implementing the zigzag scan drive as illustrated in
In addition, there are several other methods for implementing the zigzag scan drive according to the embodiment of the invention. The methods illustrated in
As shown in
As shown in
As described above, the embodiment of the invention dividedly scans the n gate groups in the scan sub-frames corresponding to only a portion of the n sub-frames and controls the scan order of the n gate groups in the zigzag form. Further, the embodiment of the invention assigns at least one skip sub-frame between every adjacent scan sub-frames to implement the low speed drive. Hence, the embodiment of the invention may efficiently suppress the flicker during the low speed drive while reducing the power consumption.
Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0048383 | Apr 2013 | KR | national |