This U.S. non-provisional patent application claims priority under 35 U.S.C. § 119 of Korean Patent Application No. 10-2020-0060182, filed on May 20, 2020, the entire contents of which are hereby incorporated by reference.
The present disclosure herein relates to a display device, more particularly to a display device with a crack detection pattern.
An electronic device such as a smartphone, a digital camera, a laptop computer, a navigation device and a smart TV, which generally provides an image to a user, includes a display device for displaying an image. The display device generates an image and provides the generated image to a user through a display screen.
The display device includes a display panel for generating an image, an input sensing part disposed on the display panel to sense an external input, and functional elements for providing various functions to a user. The input sensing part includes a plurality of sensing electrodes for sensing an external input. The functional elements include a speaker, a camera, a sensor and the like. A plurality of holes are defined in the display panel and the input sensing unit, and the functional elements are disposed in the holes.
The present disclosure provides a display device with improved reliability.
According to an exemplary embodiment of the present inventive concept, a display device includes a display panel including a hole area, a display area around the hole area, and a non-display area around the display area, a first-first insulating layer disposed in the hole area, a plurality of sensing electrodes disposed on the display area, a crack detection pattern disposed on the first-first insulating layer in the hole area, a crack detection line disposed on the non-display area, and a connection pattern disposed in a first sensing electrode of the plurality of sensing electrodes disposed on the display area to be insulated from the plurality of sensing electrodes, and connected to the crack detection pattern and the crack detection line, the first sensing electrode being disposed between the hole area and the non-display area. An edge of the first-first insulating layer disposed at a boundary between the display area and the hole area has a step structure of at least two steps.
According to an exemplary embodiment of the present inventive concept, a display device includes a display panel including a first area, a second area around the first area, and a third area around the second area, an insulating layer disposed in the first area, a plurality of sensing electrodes disposed on the second area, and a crack detection part which is disposed on the insulating layer in the first area, is insulated from the plurality of sensing electrodes, and extends to the second area and the third area. An edge of the insulating layer disposed at a boundary between the first area and the second area has a step structure of at least two steps.
According to an exemplary embodiment of the present inventive concept, a display device includes a display panel including a first area, a second area around the first area, and a third area around the second area, an insulating layer disposed in the first area, a plurality of sensing electrodes disposed on the second area, a crack detection pattern disposed on the insulating layer in the first area, a crack detection line disposed on the third area, a connection pattern disposed in a first sensing electrode of the plurality of sensing electrodes disposed on the second area to be insulated from the plurality of sensing electrodes, and configured to connect the crack detection pattern and the crack detection line, wherein the first sensing electrode is disposed between the first area and the third area, and a capping layer disposed on the insulating layer to cover an edge of the insulating layer.
The accompanying drawings are included to provide a further understanding of the inventive concept, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the inventive concept and, together with the description, serve to describe principles of the inventive concept. In the drawings:
It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it may be directly on, connected or coupled to the other element or layer, or intervening elements or layers may be present.
Like reference numerals refer to like elements throughout this specification. In the figures, the thicknesses, ratios and dimensions of elements are exaggerated for effective description of the technical contents.
As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below may be termed as a second element, component, region, layer or section without departing from the teachings of the present invention. As used herein, the singular forms, “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise.
Spatially relative terms, such as “beneath”, “below”, “lower”, “above”, and “upper”, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
It will be further understood that the terms “include” or “have”, when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Hereinafter, the present invention will be explained in detail with reference to the accompanying drawings.
Referring to
The display area DA may surround the hole area HA, and the non-display area NDA may surround the display area DA. The display area DA may display an image, and the non-display area NDA may not display an image. The non-display area NDA may define an edge of the display device DD. In an exemplary embodiment, the edge of the display device DD may be printed in a predetermined color in a manufacturing process of the display device.
A camera as a functional element may be disposed in the hole area HA. The camera will be illustrated in
The display device DD may have a rectangular shape having long sides extending in a first direction DR1 and short sides extending in a second direction DR2 crossing the first direction DR1. However, the display device DD is not limited thereto and may have various shapes such as a circle and a polygon. A vertex of the rectangular shape of the display device DD may be formed as a curve.
Hereinafter, a direction substantially orthogonal to a plane defined by the first and second directions DR1 and DR2 is defined as a third direction DR3. In this specification, “when viewed in a plane” may mean a state of being viewed in the third direction DR3.
A top surface of the display device DD may be defined as a display surface and may have a plane defined by the first direction DR1 and the second direction DR2. An image generated in the display device DD may be provided to a user through the display surface. When a user touches icon images IM displayed on the display surface, main images respectively corresponding to the icon images may be provided to the user.
In
Referring to
The power supply module PM may supply power required for an overall operation of the display device DD. The power supply module PM may include a battery module.
The first electronic module EM1 and the second electronic module EM2 may include various functional modules for operating the display device DD. The first electronic module EM1 may be mounted directly on a main board electrically connected to the display module DM or may be mounted on a separate board to be electrically connected to the main board through a connector (not illustrated) or the like.
The first electronic module EM1 may include a control module CM, a wireless communication module TM, an image input module IIM, a sound input module AIM, memory MM, and an external interface IF. Some of the modules described above may not be mounted on the main board, but may be electrically connected to the main board through a flexible circuit board.
The control module CM may control the overall operation of the display device DD. The control module CM may activate or deactivate the display module DM. The control module CM may control other modules such as the image input module IIM and the sound input module AIM on the basis of a touch signal received from the display module DM.
The wireless communication module TM may transmit/receive a radio signal to/from another terminal by using a Bluetooth or Wi-Fi channel. The wireless communication module TM may transmit/receive a voice signal by using a general communication channel. The wireless communication module TM may include a transmitting part TM1 for modulating a signal to be transmitted and transmitting the modulated signal, and a receiving part TM2 for demodulating a received signal.
The image input module IIM may process an image signal to convert the processed image signal into image data that may be displayed on the display module DM. The sound input module AIM may receive an external sound signal by using a microphone in a recording mode, a voice recognition mode or the like, and may convert the received external sound signal into electrical voice data.
The external interface IF may serve as an interface which is connected to an external charger, a wired/wireless data port, a card socket (e.g., a memory card and a SIM/UIM card), or the like.
The second electronic module EM2 may include a sound output module AOM, a light emitting module LM, a light receiving module LRM, a camera module CMM, or the like. The elements described above may be mounted directly on the main board, may be mounted on a separate board to be electrically connected to the display module DM via a connector (not illustrated) or the like, or may be electrically connected to the first electronic module EM1.
The sound output module AOM may convert sound data received from the wireless communication module TM or stored in the memory MM and output the converted sound data to the outside. The light emitting module LM may generate and output light. The light emitting module LM may output infrared rays. The light emitting module LM may include an LED element. The light receiving module LRM may sense infrared rays. The light receiving module LRM may be activated when infrared rays having an intensity at a predetermined level or higher level are sensed. The light receiving module LRM may include a CMOS sensor.
After infrared rays generated in the light emitting module LM are outputted, the infrared rays may be reflected by an external object (e.g., a user's finger or face), and the reflected infrared rays may be incident on the light receiving module LRM. The camera module CMM may include a camera disposed in the hole area HA to capture an external image.
The display module DM may include a display panel DP and an input sensing part ISP. The display panel DP may display an image using image data provided from the control module CM.
The input sensing part ISP may sense an external input (e.g., a user's hand or a touch pen), and the sensing signal may be converted into an input signal to be transmitted to the control module CM. The input sensing part ISP may sense the external input in a capacitive method. The control module CM may control an operation of the display panel DP in response to the input signal from the input sensing part ISP.
Referring to
The display module DM may include a hole area HA, a display area DA, and a non-display area NDA, as illustrated in
The display panel DP may be a flexible display panel. In addition, the display panel DP according to an embodiment of the inventive concept may be a light emitting display panel and is not particularly limited. For example, the display panel DP may be an organic light emitting display panel or a quantum dot light emitting display panel. A light emitting layer of the organic light emitting display panel may include an organic light emitting material. A light emitting layer of the quantum dot light emitting display panel may include a quantum dot, a quantum rod or the like. Hereinafter, the display panel DP is described as an organic light emitting display panel.
The input sensing part ISP may be disposed on the display panel DP. The input sensing part ISP may include a plurality of sensors (not illustrated) for sensing an external input. The sensors may sense the external input in a capacitive method. The input sensing part ISP may be manufactured directly on the display panel DP when the display panel DP is manufactured. However, the input sensing part ISP is not limited thereto and may be manufactured as a panel separate from the display panel DP to be attached to the display panel DP by an adhesive layer.
The anti-reflection layer RPL may be disposed on the input sensing part ISP. The anti-reflection layer RPL may be defined as a film preventing reflection of external light. The anti-reflection layer RPL may reduce the degree of reflection of external light incident on the display panel DP from above the display device DD. For example, the anti-reflection layer RPL may include a phase retarder and/or a polarizer.
The window WIN may be disposed on the anti-reflection layer RPL. The window WIN may protect the display panel DP, the input sensing part ISP, and the anti-reflection layer RPL from external scratches and/or impact. The window WIN may be optically transparent. External light may be provided to the camera CAM through the window WIN.
The panel protective film PPF may be disposed below the display panel DP. The panel protective film PPF may be defined as a protective substrate. The panel protective film PPF may protect a lower portion of the display panel DP. The panel protective film PPF may include a flexible plastic material. For example, the panel protective film PPF may include polyethylene terephthalate (PET).
The cushion layer CSL may be disposed below the panel protective film PPF. The cushion layer CSL may protect the display panel DP by absorbing external impact applied to a lower portion of the display module DM. The cushion layer CSL may include a foam sheet having a predetermined elastic force.
The first adhesive layer AL1 may be disposed between the display panel DP and the panel protective film PPF. The display panel DP and the panel protective film PPF may be bonded to each other by the first adhesive layer AL1. The second adhesive layer AL2 may be disposed between the anti-reflection layer RPL and the input sensing part ISP. The anti-reflection layer RPL and the input sensing part ISP may be bonded to each other by the second adhesive layer AL2.
The third adhesive layer AL3 may be disposed between the window WIN and the anti-reflection layer RPL. The window WIN and the anti-reflection layer RPL may be bonded to each other by the third adhesive layer AL3. The fourth adhesive layer AL4 may be disposed between the panel protective film PPF and the cushion layer CSL. The panel protective film PPF and the cushion layer CSL may be bonded to each other by the fourth adhesive layer AL4.
Referring to
The substrate SUB may include a display area DA and a non-display area NDA around the display area DA. The substrate SUB may include a flexible plastic material. For example, the substrate SUB may include polyimide (PI). Although not illustrated, the hole HO illustrated in
The display element layer DP-OLED may be disposed on the display area DA. The thin film encapsulation layer TFE may be disposed on the circuit element layer DP-CL to cover the display element layer DP-OLED.
A plurality of pixels may be disposed in the circuit element layer DP-CL and the display element layer DP-OLED. Each of the pixels may include a transistor disposed in the circuit element layer DP-CL and a light emitting element disposed in the display element layer DP-OLED to be connected to the transistor. The configuration of the pixel will be described in detail below.
Referring to
The display panel DP may have long sides extending in the first direction DR1 and short sides extending in the second direction DR2. The display panel DP may include the hole area HA in which the hole HO is defined, a display area DA surrounding the hole area HA, and a non-display area NDA surrounding the display area DA. The hole area HA may correspond to a cut-out region of at least one of a plurality of sensing electrodes SE1 and SE2, which will be described later with reference to
The display panel DP may include a plurality of pixels PX, a plurality of scan lines SL, a plurality of data lines DL, and a plurality of emission lines EL. The pixels PX may be disposed in the display area DA and may be connected to the scan lines SL, the data lines DL, and the emission lines EL. The pixels PX may be disposed around the hole area HA. The pixels PX may not be disposed in the hole area HA.
The scan driver SDV, the data driver DDV, and the emission driver EDV may be disposed in the non-display area NDA. The scan driver SDV and the emission driver EDV may be disposed to be respectively adjacent to the long sides of the display panel DP. The data driver DDV may be manufactured in the form of an integrated circuit chip to be disposed adjacent to one of the short sides of the display panel DP.
The scan lines SL may extend in the second direction DR2 to be connected to the scan driver SDV. The data lines DL may extend in the first direction DR1 to be connected to the data driver DDV. The emission lines EL may extend in the second direction DR2 to be connected to the emission driver EDV.
The scan driver SDV may generate a plurality of scan signals, and the scan signals may be applied to the pixels PX through the scan lines SL. The scan signals may be sequentially applied to the pixels PX. The data driver DDV may generate a plurality of data voltages, and the data voltages may be applied to the pixels PX through the data lines DL. The emission driver EDV may generate a plurality of emission signals, and the emission signals may be applied to the pixels PX through the emission lines EL.
Although not illustrated, a timing controller (not illustrated) for controlling operations of the scan driver SDV, the data driver DDV, and the emission driver EDV may be included in the display device DD.
The pixels PX may receive the data voltages in response to the scan signals. The pixels PX may display an image by emitting light of luminance corresponding to the data voltages in response to the emission signals. The emission time of the pixels PX may be controlled by the emission signals.
Referring to
The groove GV may have a circular ring shape. However, this is exemplarily illustrated, and the groove GV may be formed as a closed line of a polygonal or elliptical shape. Further, the groove GV may be formed in a shape including a plurality of patterns partially disconnected. In an exemplary embodiment, the groove GV may accommodate deposition patterns ELP therein. The deposition patterns ELP will be described later with reference to
The pixels PX may be arranged to surround the hole area HA. Pixels PX of the pixels PX around the hole area HA may be connected to a scan line SL, a data line DL, and an emission line EL extending via the hole area HA. A row to be described below may correspond to the second direction DR2, and a column to be described below may correspond to the first direction DR1.
Pixels PX of an h-th row ROW_h disposed with the hole area HA therebetween may be connected to a scan line SL extending in the second direction DR2 and extending along the boundary of the hole area HA in the hole area HA. The pixels PX of the h-th row ROW_h may be connected to an emission line EL extending in the second direction DR2 and extending along the boundary of the hole area HA in the hole area HA. Here, h is a natural number.
Pixels PX of a k-th column COL_k disposed with the hole area HA therebetween may be connected to a data line DL extending in the first direction DR1 and extending along the boundary of the hole area HA in the hole area HA. Here, k is a natural number.
Referring to
A barrier layer BR may be disposed on the substrate SUB, and a buffer layer BF may be disposed on the barrier layer BR. The barrier layer BR and the buffer layer BF may block oxygen or moisture introduced through the substrate SUB from permeating the pixel PX. In addition, the barrier layer BR and the buffer layer BF may reduce the surface energy of the substrate SUB so that the pixel PX is stably formed on the substrate SUB.
Although the barrier layer BR and the buffer layer BF are exemplarily disposed on the substrate SUB, an embodiment of the inventive concept is not limited thereto. For example, at least one of the barrier layer BR and the buffer layer BF may be omitted. Alternatively, additional layers may be further laminated on the substrate SUB in addition to the barrier layer BR and the buffer layer BF.
A semiconductor layer SM of the transistor TR may be disposed on the buffer layer BF. The semiconductor layer SM may be formed of an inorganic semiconductor material such as amorphous silicon and polysilicon, or an organic semiconductor. In addition, the semiconductor layer SM may include an oxide semiconductor. Although not illustrated in
A first insulating layer IL1 may be disposed on the buffer layer BF to cover the semiconductor layer SM. A gate electrode GE of the transistor TR overlapping the semiconductor layer SM may be disposed on the first insulating layer IL1. The gate electrode GE may be disposed to overlap the channel region of the semiconductor layer SM. A second insulating layer IL2 may be disposed on the first insulating layer IL1 to cover the gate electrode GE.
An upper electrode UE may be disposed on the second insulating layer IL2. When viewed in a plane, the upper electrode UE may overlap the gate electrode GE. The pixel PX may include a capacitor, and the upper electrode UE may function as one electrode of the capacitor by receiving an electrical signal different from that of the gate electrode GE. However, this is exemplarily described, and the upper electrode UE may be omitted in an embodiment of the inventive concept. A third insulating layer IL3 may be disposed on the second insulating layer IL2 to cover the upper electrode UE.
A source electrode SE and a drain electrode DE of the transistor TR may be disposed to be spaced apart from each other on the third insulating layer IL3. The source electrode SE may be connected to the source region of the semiconductor layer SM through a first contact hole CH1 defined in the first, second, and third insulating layers IL1, IL2, and IL3. In an exemplary embodiment, the first contact hole CH1 may penetrate the first, second, and third insulating layers IL1, IL2, and IL3 to expose a portion of the source region of the semiconductor layer SM. The drain electrode DE may be connected to the drain region of the semiconductor layer SM through a second contact hole CH2 defined in the first, second, and third insulating layers IL1, IL2, and IL3. In an exemplary embodiment, the second contact hole CH2 may penetrate the first, second, and third insulating layers IL1, IL2, and IL3 to expose a portion of the drain region of the semiconductor layer SM.
A fourth insulating layer IL4 may be disposed on the third insulating layer IL3 to cover the source electrode SE and the drain electrode DE of the transistor TR.
The first electrode E1 may be disposed on the fourth insulating layer IL4. The first electrode E1 may be connected to the drain electrode DE through a third contact hole CH3 defined in the fourth insulating layer IL4. In an exemplary embodiment, the third contact hole CH3 may penetrate the fourth insulating layer IL4 to expose a portion of the drain electrode DE.
A pixel defining film PDL exposing a predetermined portion of the first electrode E1 may be disposed on the first electrode E1 and the fourth insulating layer IL4. An opening PX_OP for exposing the predetermined portion of the first electrode E1 may be defined in the pixel defining film PDL. In an exemplary embodiment, the opening PX_OP may penetrate the pixel defining film PDL to expose the predetermined portion of the first electrode E1.
The light emitting layer EML may be disposed on the first electrode E1 and the pixel defining film PDL. The second electrode E2 may be disposed on the light emitting layer EML. The light emitting layer EML and the second electrode E2 may be disposed in common on the first electrode E1 and the pixel defining film PDL. The light emitting layer EML may include at least one of materials emitting red light, green light, and blue light and may include a fluorescent material or a phosphorescent material. The light emitting layer EML may include an organic light emitting material or an inorganic light emitting material.
In an embodiment of the inventive concept, the light emitting layer EML is illustrated as a layer having an integral shape on the first electrode E1 and the pixel defining film PDL. However, this is exemplarily illustrated, and the light emitting layer EML may be disposed only in an area corresponding to the opening PX_OP. The light emitting layer EML may further include a charge control layer. The charge control layer may control the movement of charges to increase the luminous efficiency and lifetime of the light emitting element OLED. The charge control layer may include at least one of a hole transport material, a hole injection material, an electron transport material, and an electron injection material.
The thin film encapsulation layer TFE may be disposed on the second electrode E2. The thin film encapsulation layer TFE may include a first encapsulation layer EN1 disposed on the second electrode E2, a second encapsulation layer EN2 disposed on the first encapsulation layer EN1, and a third encapsulation layer EN3 disposed on the second encapsulation layer EN2. The first and third encapsulation layers EN1 and EN3 may be inorganic insulating layers, and the second encapsulation layer EN2 may be an organic insulating layer.
The first and third encapsulation layers EN1 and EN3 may protect the pixels PX from moisture/oxygen. The second encapsulation layer EN2 may protect the pixels PX from foreign matter such as dust particles. The above-described input sensing part ISP may be disposed on the thin film encapsulation layer TFE.
The layers from the barrier layer BR to the fourth insulating layer IL4 may be defined as the circuit element layer DP-CL. The layers from the first electrode E1 to the second electrode E2 may be defined as the display element layer DP-OLED.
A first voltage may be applied to the first electrode E1, and a second voltage lower than the first voltage may be applied to the second electrode E2. Holes and electrons injected into the light emitting layer EML may be combined to each other to generate excitons, and the light emitting element OLED may emit light as the excitons transition to a ground state. The light emitting element OLED may emit light and thus an image may be displayed.
Referring to
The input sensing part ISP may include a hole area HA in which the hole HO is defined, an active area AA around the hole area HA, and a non-active area NAA around the active area AA. The active area AA may overlap the display area DA, and the non-active area NAA may overlap the non-display area NDA. The active area AA may be defined as a second area, and the non-active area NAA may be defined as a third area.
The sensing electrodes SE1 and SE2 may be disposed in the active area AA. The sensing electrodes SE1 and SE2 may not be disposed in the hole area HA. The sensing lines SNL1, SNL2, and SNL3 may be respectively connected to one ends of the sensing electrodes SE1 and SE2 and the other ends of the sensing electrodes SE1, and may extend to the non-active area NAA to be respectively connected to the sensing pads SPD1, SPD2, and SPD3.
The crack detection part CDT may be disposed in the hole area HA and may extend to the active area AA and be insulated from the sensing electrodes SE1 and SE2. The crack detection part CDT may extend to the non-active area NAA to be connected to the first to fourth pads PD1 to PD4.
The sensing pads SPD1, SPD2, and SPD3 and the first to fourth pads PD1 to PD4 may be connected to an input sensing control unit (not illustrated) for controlling the input sensing part ISP through a flexible printed circuit board (not illustrated).
The sensing electrodes SE1 and SE2 may include a plurality of first sensing electrodes SE1 which extend in the first direction DR1 and are arranged in the second direction DR2 and a plurality of second sensing electrodes SE2 which extend in the second direction DR2 and are arranged in the first direction DR1. The second sensing electrodes SE2 may extend to intersect the first sensing electrodes SE1 in an insulated manner. The first sensing electrodes SE1 may be defined as output sensing electrodes, and the second sensing electrodes SE2 may be defined as input sensing electrodes.
The sensing lines SNL1, SNL2, and SNL3 may include a plurality of first sensing lines SNL1, a plurality of second sensing lines SNL2, and a plurality of third sensing lines SNL3. The first sensing lines SNL1 may be connected to lower ends of the first sensing electrodes SE1 to extend to the non-active area NAA. The second sensing lines SNL2 may be connected to one ends of the second sensing electrodes SE2 to extend to the non-active area NAA. The third sensing lines SNL3 may be connected to upper ends of the first sensing electrodes SE1 to extend to the non-active area NAA.
The sensing pads SPD1, SPD2, and SPD3 may include a plurality of first sensing pads SPD1, a plurality of second sensing pads SPD2, and a plurality of third sensing pads SPD3. When viewed in a plane, the first, second, and third sensing pads SPD1, SPD2, and SPD3 may be disposed adjacent to a lower end of the input sensing part ISP. When viewed in a plane, the first, second, and third sensing pads SPD1, SPD2, and SPD3 may be disposed with an area, in which the data driver DDV is disposed, interposed therebetween.
The data driver DDV may be disposed between the second sensing pads SPD2 and the first and third sensing pads SPD1 and SPD3. For example, the first and third sensing pads SPD1 and SPD3 may be disposed on the right side of the data driver DDV, and the second sensing pads SPD2 may be disposed on the left side of the data driver DDV. The first sensing pads SPD1 may be disposed between the third sensing pads SPD3 and the data driver DDV.
The first sensing lines SNL1 may extend to the non-active area NAA to be connected to the first sensing pads SPD1. The second sensing lines SNL2 may extend to the non-active area NAA to be connected to the second sensing pads SPD2. The third sensing lines SNL3 may extend to the non-active area NAA to be connected to the third sensing pads SPD3.
The input sensing part ISP may be driven in a mutual sensing mode. For example, driving signals may be applied to the second sensing electrodes SE2 through the second sensing lines SNL2, and sensing signals may be output from the first sensing electrodes SE1 through the first and third sensing lines SNL1 and SNL3.
Each of the first sensing electrodes SE1 may include a plurality of first sensors SP1 (i.e., first sensing electrode patterns) arranged in the first direction DR1 and a plurality of connection parts CP connecting the first sensors SP1. In an exemplary embodiment, the first sensors SP1 may be spaced apart from each other in the first direction DR1. Each of the connection parts CP may be disposed between two first sensors SP1 adjacent to each other in the first direction DR1 to electrically connect the two first sensors SP1.
Each of the second sensing electrodes SE2 may include a plurality of second sensors SP2 (i.e., second sensing electrode patterns) arranged in the second direction DR2 and branch parts BP disposed between the second sensors SP2. The second sensors SP2 may be spaced apart from each other in the second direction DR2. Each of the branch parts BP may be disposed between two second sensors SP2 adjacent to each other in the second direction DR2 to extend from the two second sensors SP2. The branch parts BP may be integrally formed with the second sensors SP2.
The first sensors SP1 and the second sensors SP2 may be spaced apart from each other without overlapping and may be alternately arranged. Capacitance may be formed by the first sensors SP1 and the second sensors SP2. The connection parts CP may extend to intersect the branch parts BP in an insulated manner.
The first and second sensors SP1 and SP2 and the branch parts BP may be disposed in the same layer. The connection parts CP may be disposed in a layer different from the layer of the first and second sensors SP1 and SP2 and the branch parts BP. The connection parts CP may be disposed below the first and second sensors SP1 and SP2 and the branch parts BP. The description of “A and B may be disposed in the same layer” or “A may be disposed in the same layer as B” may refer to elements A and B being formed or patterned from the same layer, which may be disposed on an insulating layer, using a photolithography process. The description of “A may be disposed in a layer different from B” may refer to two elements being formed from different layers which are insulated from each other using at least one insulating layer. For example, the element A may be formed from a first layer on an upper surface of the insulating layer, and the element B may be formed from a second layer on a bottom surface of the insulating layer.
First and second sensors SP1 and SP2 adjacent to the hole area HA among the first and second sensors SP1 and SP2 may have a shape different from the shapes of other first and second sensors SP1 and SP2. For example, four second sensors SP2 may surround the hole area HA. A portion of each of the four second sensors SP2 adjacent to the hole area HA may be modified to have a shape corresponding to the boundary of the hole area HA. However, an embodiment of the inventive concept is not limited thereto, and a portion of each of four first sensors SP1 adjacent to the hole area HA may be modified according to the position of the hole area HA.
The crack detection part CDT may include a crack detection pattern CDP, a crack detection line CDL, and a connection portion CPT. The crack detection pattern CDP, the crack detection line CDL, and the connection portion CPT may include a conductive material.
The crack detection pattern CDP may be disposed in the hole area HA. The crack detection pattern CDP may be formed as an open curve (e.g., an open circle) including one end and the other end. The crack detection pattern CDP may be disposed to surround the hole HO in the hole area HA.
The crack detection line CDL may be disposed in the non-active area NAA and extend along the edge of the input sensing part ISP. The crack detection line CDL may be connected to the first to fourth pads PD1 to PD4. The crack detection line CDL may be disposed more outward than the first, second, and third sensing lines SNL1, SNL2, and SNL3.
The crack detection line CDL may include a first crack detection line CDL1 and a second crack detection line CDL2 that is disposed more outward than the first crack detection line CDL1 and is adjacent to the edge of the input sensing part ISP. The first crack detection line CDL1 and the second crack detection line CDL2 may be disposed in the non-active area NAA to extend along an upper end and left and right sides of the input sensing part ISP. The first crack detection line CDL1 and the second crack detection line CDL2 may extend toward a lower end of the input sensing part ISP.
The first pad PD1 and the second pad PD2 may be disposed on a left side of the second sensing pads SPD2. The first pad PD1 may be disposed between the second pad PD2 and the second sensing pads SPD2. The third pad PD3 and the fourth pad PD4 may be disposed on a right side of the third sensing pads SPD3. The third pad PD3 may be disposed between the fourth pad PD4 and the third sensing pads SPD3.
The first crack detection line CDL1 may be connected to the first pad PD1 and the third pad PD3. One end of the first crack detection line CDL1 may be connected to the first pad PD1, and the other end of the first crack detection line CDL1 may be connected to the third pad PD3.
The second crack detection line CDL2 may be connected to the second pad PD2 and the fourth pad PD4. One end of the second crack detection line CDL2 may be connected to the second pad PD2, and the other end of the second crack detection line CDL2 may be connected to the fourth pad PD4.
The connection portion CPT may be connected to the crack detection pattern CDP and extend in the first direction DR1. The connection portion CPT may extend to the non-active area NAA via first and second sensing electrodes SE1 and SE2 between the hole area HA and the non-active area NAA. The connection portion CPT may be insulated from the first and second sensing electrodes SE1 and SE2. The connection portion CPT may be connected to the crack detection line CDL in the non-active area NAA.
The connection portion CPT may include a first connection portion CPT1 and a second connection portion CPT2 which extend in the first direction DR1 and are spaced apart from each other in the second direction DR2. The first connection portion CPT1 may be connected to one end of the crack detection pattern CDP and the first crack detection line CDL1. In an exemplary embodiment, the one end of the crack detection pattern CDP and the first crack detection line CDL1 may be connected to each other via the first connection portion CPT1. The second connection portion CPT2 may be connected to the other end of the crack detection pattern CDP and the second crack detection line CDL2. In an exemplary embodiment, the other end of the crack detection pattern CDP and the second crack detection line CDL2 may be connected to each other via the second connection portion CPT2.
Damage to the display device DD, such as a crack in the hole area HA or the non-active area NAA, may be detected by the crack detection part CDT. The first pad PD1 and the third pad PD3 may be input terminals, and the second pad PD2 and the fourth pad PD4 may be output terminals.
An electrical signal received through the first pad PD1 may be output to the second pad PD2 after passing through the first crack detection line CDL1, the crack detection pattern CDP, and the second crack detection line CDL2. In addition, an electrical signal received through the third pad PD3 may be output to the fourth pad PD4 after passing through the first crack detection line CDL1, the crack detection pattern CDP, and the second crack detection line CDL2.
When the level of a signal detected at each of the second pad PD2 and the fourth pad PD4 is lower than the level of a reference signal or is at a zero level, both of the first and second crack detection lines CDL1 and CDL2 may be damaged, or the crack detection pattern CDP may be damaged. Accordingly, whether a crack has occurred in the hole area HA may be detected.
In addition, when only a signal detected at any one of the second pad PD2 and the fourth pad PD4 is determined as defective, the crack detection line CDL may be damaged. Accordingly, whether a crack has occurred in the non-active area NAA may be detected.
In an embodiment of the inventive concept, whether the display device DD has cracked may be easily detected by the crack detection part CDT. Accordingly, it is possible to detect whether the display device DD is defective without a separate inspection circuit or inspection apparatus. A more detailed configuration of the crack detection part CDT will be described in detail below.
By way of example, first and second sensors SP1 and SP2 disposed on the thin film encapsulation layer TFE are illustrated in
Referring to
In
A first insulating layer T_INS1 may be disposed on the thin film encapsulation layer TFE. The connection parts CP may be disposed on the first insulating layer T_INS1. A second insulating layer T_INS2 may be disposed on the first insulating layer T_INS1 to cover the connection parts CP. The first sensors SP1, the branch parts BP, and the first dummy patterns DPT1 may be disposed on the second insulating layer T_INS2. The first sensors SP1 may be connected to the connection parts CP through a plurality of first contact holes T_CH1 defined in the second insulating layer T_INS2. In an exemplary embodiment, the first contact holes T_CH1 may penetrate the second insulating layer T_INS2 to expose portions of the connection parts CP.
A third insulating layer T_INS3 may be disposed on the second insulating layer T_INS2 to cover the first sensors SP1, the branch parts BP, and the first dummy patterns DPT1. Each of the first, second, and third insulating layers T_INS1, T_INS2, and T_INS3 may include an inorganic film and/or an organic film.
Referring to
In
The second sensors SP2, the branch parts BP, and the second dummy patterns DPT2 may be disposed on the second insulating layer T_INS2. Each of the branch parts BP may extend from two second sensors SP2 adjacent to each other. The branch parts BP may be integrally formed with the second sensors SP2. The branch parts BP may extend to intersect the connection parts CP. The branch parts BP may be insulated from the connection parts CP by the second insulating layer T_INS2.
The third insulating layer T_INS3 may be disposed on the second insulating layer T_INS2 to cover the second sensors SP2, the branch parts BP, and the second dummy patterns DPT2.
Referring to
Each of the first sensors SP1 and the second sensors SP2 may have an approximate rhombus shape. In addition, a plurality of protruding patterns PT may be defined at the edge of each of the first sensors SP1 and the second sensors SP2. For example, the protruding patterns PT may render each of the first sensors SP1 and each of the second sensors SP2 to have a corrugated edge, and one first sensor SP1 and another second sensor SP2 adjacent thereto may be fitted into each other through their corrugated edges.
The first connection portion CPT1 may include an extension line EXL, a first connection line CNL1, a first connection pattern CT1, and a first extension line EXL1. The second connection portion CPT2 may include a second connection line CNL2, a second connection pattern CT2, and a second extension line EXL2. The first connection pattern CT1 and the second connection pattern CT2 may be defined as a connection pattern.
The first and second connection patterns CT1 and CT2 may be insulated from the sensing electrodes SE1 and SE2. For example, some openings of first openings OP1 disposed between the hole area HA and the non-active area NAA (or the non-display area NDA) may be opened toward the non-active area NAA. Some openings opened toward the non-active area NAA may be defined as a first sub opening SOP1 and a second sub opening SOP2. In an exemplary embodiment, the first and second connection patterns CT1 and CT2 may be formed in one of the first sensors SP1 having the first sub opening SOP1 and the second sub opening SOP2. The first sub opening SOP1 may have a shape of at least two or more openings OP1 connected to one another in the first sensor SP1 where the first dummy patterns DPT1 are formed instead of the first and second connection patterns CT1 and CT2.
The first connection pattern CT1 may be disposed in the first sub opening SOP1. The second connection pattern CT2 may be disposed in the second sub opening SOP2. Because the first and second connection patterns CT1 and CT2 are respectively disposed in the first and second sub openings SOP1 and SOP2, the first and second connection patterns CT1 and CT2 may be spaced apart and insulated from the first sensors SP1.
The crack detection pattern CDP may be disposed in the same layer as the first sensors SP1, the branch parts BP, and the second sensors SP2. The first connection pattern CT1 may be disposed in a layer different from a layer of the second connection pattern CT2. The first connection pattern CT1 may be disposed in the same layer as the crack detection pattern CDP, and the second connection pattern CT2 may be disposed in a layer different from a layer of the crack detection pattern CDP. The second connection pattern CT2 may be disposed in the same layer as the connection parts CP.
The first and second connection patterns CT1 and CT2 may be connected to the crack detection pattern CDP through the first and second connection lines CNL1 and CNL2 and the extension line EXL. The first and second connection patterns CT1 and CT2 may be respectively connected to the first and second crack detection lines CDL1 and CDL2 through the first and second extension lines EXL1 and EXL2.
The first connection pattern CT1 may be connected to the one end of the crack detection pattern CDP through the extension line EXL and the first connection line CNL1. Specifically, the extension line EXL may be disposed in the same layer as the crack detection pattern CDP and may extend from the one end of the crack detection pattern CDP toward the first connection pattern CT1. The first connection line CNL1 may be disposed in the same layer as the second connection pattern CT2 and may connect the first connection pattern CT1 and the extension line EXL.
The first crack detection line CDL1 may be connected to the first connection pattern CT1 using the first extension line EXL1. For example, the first extension line EXL1 may be disposed in the same layer as the first connection pattern CT1 and may extend from the first connection pattern CT1 to the first crack detection line CDL1. The first extension line EXL1 may be disposed in the non-active area NAA (or the non-display area NDA) to extend in the first direction DR1. The first crack detection line CDL1 may be disposed in the same layer as the first extension line EXL1 and may extend from the first extension line EXL1. In an example embodiment, the first crack detection line CDL1 may be connected to the first extension line EXL1 and extend along a boundary between the display area DA and the non-display area NDA.
The second connection pattern CT2 may be connected to the other end of the crack detection pattern CDP through the second connection line CNL2. Specifically, the second connection line CNL2 may be disposed in the same layer as the second connection pattern CT2 and may extend from the second connection pattern CT2 to the hole area HA. The second connection line CNL2 may be connected to the other end of the crack detection pattern CDP.
The second crack detection line CDL2 may be connected to the second connection pattern CT2 using the second extension line EXL2. For example, the second extension line EXL2 may be disposed in the same layer as the second connection pattern CT2 and may extend from the second connection pattern CT2 to the second crack detection line CDL2. The second extension line EXL2 may be disposed in the non-active area NAA (or the non-display area NDA) to extend in the first direction DR1. The second crack detection line CDL2 may be disposed in the same layer as the second extension line EXL2 and may extend from the second extension line EXL2. In an example embodiment, the second crack detection line CDL2 may be connected to the second extension line EXL2 and extend along a boundary between the display area DA and the non-display area NDA.
The first connection line CNL1 and the second connection line CNL2 may extend to intersect a branch part BP disposed between the hole area HA and the non-active area NAA among the branch parts BP. Because the first connection line CNL1 and the second connection line CNL2 are disposed in the same layer as the connection parts CP, the first connection line CNL1 and the second connection line CNL2 may be insulated from the branch part BP.
A first sensor SP1 disposed on an upper side of the hole area HA and a first sensor SP1 disposed on a lower side of the hole area HA may be connected through bypass lines ARL. The bypass lines ARL may extend along the periphery of the hole HO and may be disposed in the same layer as the first sensors SP1. The bypass lines ARL may be disposed more outward than the crack detection pattern CDP.
The first sensor SP1 disposed on the upper side of the hole area HA and the first sensor SP1 disposed on the lower side of the hole area HA may be connected to the bypass lines ARL through connection parts CP disposed with the extension line EXL and the second connection line CNL2 interposed therebetween. For example, the bypass lines ARL may be connected to the connection parts CP through contact holes (not illustrated) defined in the second insulating layer T_INS2. In an exemplary embodiment, the contact holes may penetrate the second insulating layer T_INS2 to expose portions of the connection parts CP. However, this is exemplarily described, and the bypass lines ARL may be disposed in the same layer as the connection parts CP and may extend from the connection parts CP.
Referring to
Each of the first groove GV1, the second groove GV2, and the third groove GV3 may be defined to be recessed down from a top surface of the substrate SUB by a predetermined depth. Each of the first groove GV1, the second groove GV2, and the third groove GV3 may be formed by removing a portion of the substrate SUB. The first groove GV1 may be adjacent to a boundary between the hole area HA and the display area DA. The third groove GV3 may be adjacent to the hole HO. The second groove GV2 may be disposed between the first groove GV1 and the third groove GV3.
Deposition patterns ELP may be disposed in the first groove GV1, the second groove GV2, and the third groove GV3. The deposition patterns ELP may include the same materials as the light emitting layer EML and the second electrode E2, and may be formed together when the light emitting layer EML and the second electrode E2 are formed. In an exemplary embodiment, the deposition patterns ELP may include patterned light emitting layers and patterned second electrodes which are stacked on each other. The deposition patterns ELP may be covered by the first encapsulation layer EN1.
Because the deposition patterns ELP are disposed in the first, second, and third grooves GV1, GV2, and GV3 in an embodiment of the inventive concept, the deposition patterns ELP may not be continuously disposed from the light emitting layer EML. Continuity between the deposition patterns ELP and the light emitting layer EML may be interrupted by the first, second, and third grooves GV1, GV2, and GV3. In an exemplary embodiment, the deposition patterns ELP may not be continuously disposed, but may be disposed to be spaced apart from each other.
In order to form the hole HO, a portion of the display panel DP in the hole area HA may be cut out. In the cutting process, external moisture or oxygen may be introduced into the display panel DP through the cut surface of the hole HO.
A deposition pattern ELP may be formed to extend from the light emitting layer EML, and the deposition pattern ELP may be continuously disposed up to the hole HO. In this case, external moisture or oxygen introduced through the hole HO may permeate the active area AA through the deposition pattern ELP. The elements disposed in the active area AA may be damaged by moisture or oxygen permeating the active area AA.
In an embodiment of the inventive concept, however, the deposition patterns ELP are spaced apart from the light emitting layer EML of the display element layer DP-OLED, and the deposition patterns ELP are disposed to be spaced apart from each other, so that external moisture or oxygen introduced through the hole HO may be blocked. As a result, damage to the elements disposed in the active area AA may be prevented.
Although the three first, second, and third grooves GV1, GV2, and GV3 are illustrated by way of example, an embodiment of the inventive concept is not limited thereto, and a single groove may be provided around the hole HO or the grooves may also be omitted.
A plurality of dams DAM1 and DAM2 may be disposed on the substrate SUB between the first groove GV1, the second groove GV2, and the third groove GV3. The dams DAM1 and DAM2 may include a first dam DAM1 disposed on the substrate SUB between the first groove GV1 and the second groove GV2 and a second dam DAM2 disposed on the substrate SUB between the second groove GV2 and the third groove GV3. Deposition patterns ELP may be further disposed on the first and second dams DAM1 and DAM2.
The first dam DAM1 may be formed from the barrier layer BR, the buffer layer BF, the first to fourth insulating layers IL1 to IL4, and the pixel defining film PDL. The second dam DAM2 may be formed from the barrier layer BR, the buffer layer BF, and the first to third insulating layers IL1 to IL3. However, this is exemplarily illustrated, and the first and second dams DAM1 and DAM2 may also have a single layer structure.
A barrier layer BR may be disposed on the substrate SUB between the hole HO and the third groove GV3. A buffer layer BF may be disposed on the barrier layer BR between the hole HO and the third groove GV3. A deposition pattern ELP may be further disposed on the buffer layer BF between the hole HO and the third groove GV3.
The width of each of the first and second dams DAM1 and DAM2 may be smaller toward an upper portion thereof. In
In a cross-sectional structure, the widths of the first, second, and third insulating layers ILI, IL2, and IL3 disposed on each of the first and second dams DAM1 and DAM2 may be smaller than the widths of the barrier layer BR and the buffer layer BF disposed on each of the first and second dams DAM1 and DAM2. In addition, the width of the fourth insulating layer IL4 disposed on each of the first and second dams DAM1 and DAM2 may be smaller than the widths of the first, second, and third insulating layers 1, IL2, and IL3 disposed on each of the first and second dams DAM1 and DAM2. Furthermore, the width of the pixel defining film PDL disposed on each of the first and second dams DAM1 and DAM2 may be smaller than the width of the fourth insulating layer IL4 disposed on each of the first and second dams DAM1 and DAM2. The deposition patterns ELP may be further disposed on portions of the buffer layer BF that does not overlap the first, second, and third insulating layers IL1, IL2, and IL3. In an exemplary embodiment, the deposition patterns ELP may be disposed in the first to third grooves GV1 to GV3, on the first and second dams DAM1 and DAM2, and on the portions of the buffer layer BF which are not overlap the first to third insulating layers IL1, IL2 and IL3.
Wiring patterns LN may be disposed on the second insulating layer IL2 and the third insulating layer IL3. The wiring patterns LN may be a power line for supplying power to the data lines DL illustrated in
The first encapsulation layer EN1 and the third encapsulation layer EN3 may extend to the hole area HA. The first and second dams DAM1 and DAM2 may define an area in which the second encapsulation layer EN2 including an organic material is formed. For example, the second encapsulation layer EN2 may extend to the hole area HA and may be disposed up to the first dam DAM1.
The first encapsulation layer EN1 may be disposed on the substrate SUB and the first and second dams DAM1 and DAM2 in the hole area HA. As described above, the first encapsulation layer EN1 may be disposed on the substrate SUB to cover the deposition patterns ELP in the hole area HA. The third encapsulation layer EN3 may be disposed on the first encapsulation layer EN1 in the hole area HA.
When the display device DD is manufactured, an organic material having fluidity may be cured to form the second encapsulation layer EN2. Even when an organic material having fluidity flows into the hole area HA, the first dam DAM1 may block the organic material. The second dam DAM2 may additionally block the organic material overflowing the first dam DAM1.
The sensing electrodes SE1 and SE2 may be disposed on the display area DA. An insulating layer INS (i.e., a first-first insulating layer) may be disposed in the hole area HA of the display panel DP. The insulating layer INS may be disposed on the third encapsulation layer EN3 in the hole area HA. An edge of the insulating layer INS disposed at a boundary between the display area DA and the hole area HA may have a step structure of at least two steps.
The crack detection pattern CDP may be disposed in the hole area HA. The crack detection pattern CDP may be disposed on the insulating layer INS in the hole area HA. When viewed in a plane, the crack detection pattern CDP having an open curve shape (e.g., an open circle) may overlap the second groove GV2 by way of example, but an embodiment of the inventive concept is not limited thereto. For example, when viewed in a plane, the crack detection pattern CDP may overlap the first groove GV1 or may overlap the third groove GV3. When viewed in a plane, alternatively, the crack detection pattern CDP may be disposed between the first groove GV1 and the second groove GV2 or between the second groove GV2 and the third groove GV3, and thus may not overlap the first, second, and third grooves GV1, GV2, and GV3.
The first insulating layer T_INS1 disposed on the thin film encapsulation layer TFE of the display area DA may extend over the insulating layer INS disposed in the hole area HA. The second insulating layer T_INS2 may extend to the hole area HA to be disposed on the first insulating layer T_INS1 in the hole area HA. The third insulating layer T_INS3 may extend to the hole area HA to be disposed on the second insulating layer T_INS2 in the hole area HA.
The crack detection pattern CDP, the extension line EXL extending from the crack detection pattern CDP, and the first connection pattern CT1 may be disposed on the second insulating layer T_INS2. The first connection line CNL1 may be disposed on the first insulating layer T_INS1. The second insulating layer T_INS2 may be disposed on the first connection line CNL1.
The extension line EXL and the first connection pattern CT1 may be connected to the first connection line CNL1 through a plurality of second contact holes T_CH2 defined in the second insulating layer T_INS2. In an exemplary embodiment, the second contact holes T_CH2 may penetrate the second insulating layer T_INS2 to expose a portion of the first connection line CNL1. The first connection line CNL1 may be insulated from the branch part BP and the first sensor SP1 by the second insulating layer T_INS2.
The third insulating layer T_INS3 may be disposed on the second insulating layer T_INS2 to cover the crack detection pattern CDP, the extension line EXL, and the first connection pattern CT1.
Hereinafter, a description of an element the same as the element described with reference to
Referring to
The crack detection pattern CDP may be connected to the second connection line CNL2 through a third contact hole T_CH3 defined in the second insulating layer T_INS2. In an exemplary embodiment, the third contact hole T_CH3 may penetrate the second insulating layer T_INS2 to expose a portion of the second connection line CNL2. The second connection line CNL2 may be insulated from the branch part BP and the first sensor SP1 by the second insulating layer T_INS2.
Referring to
Referring to
The first diagonal direction DDR1 may intersect the first and second directions DR1 and DR2 in a plane defined by the first and second directions DR1 and DR2. The second diagonal direction DDR2 may be substantially orthogonal to the first diagonal direction DDR1 in a plane defined by the first and second directions DR1 and DR2.
The first mesh lines MSL1 and the second mesh lines MSL2 may be integrally formed. Mesh openings MOP may be defined by the first mesh lines MSL1 and the second mesh lines MSL2 integrally formed. The pixels PX illustrated in
The first connection line CNL1 and the second connection line CNL2 may extend along the first and second mesh lines MSL1 and MSL2 in the active area AA. The first connection line CNL1 may be connected to at least one intersection of intersections of the first mesh lines MSL1 and the second mesh lines MSL2. The second connection line CNL2 may extend from some of first and second mesh lines MSL1 and MSL2 of the second connection pattern CT2.
The connection parts CP may extend along the first and second mesh lines MSL1 and MSL2 in the active area AA. The connection parts CP may be connected to at least one intersection of the intersections of the first mesh lines MSL1 and the second mesh lines MSL2. Parts indicated by dots represent parts of the connection parts CP connected to the at least one intersection of the intersections of the first mesh lines MSL1 and the second mesh lines MSL2 and a part of the first connection line CNL1 connected thereto.
Each of the connection parts CP may extend in at least one line in the hole area HA. Although each of the connection parts CP extends, by way of example, in two lines in the hole area HA, the number of lines extending may not be limited thereto.
By way of example, the first connection pattern CT1 is illustrated in a mesh shape in
Referring to
The third sensing lines SNL3 and the second crack detection line CDL2 may be disposed on the first insulating layer T_INS1. The second insulating layer T_INS2 may be disposed on the first insulating layer T_INS1 to cover the third sensing lines SNL3 and the second crack detection line CDL2.
The first extension line EXL1 may extend to intersect the third sensing lines SNL3. The first extension line EXL1 may be insulated from the third sensing lines SNL3 by the second insulating layer T_INS2. The third insulating layer T_INS3 may be disposed on the second insulating layer T_INS2 to cover the first extension line EXL1 and the first crack detection line CDL1.
Referring to
The guard ring line GDR may be disposed on the first insulating layer T_INS1, and the second insulating layer T_INS2 may be disposed on the first insulating layer T_INS1 to cover the guard ring line GDR. The guard ring line GDR may be disposed in the same layer as the second connection pattern CT2. The guard ring line GDR may include a conductive material.
The guard ring line GDR may serve to block static electricity introduced from the outside from being transmitted to the sensing electrodes SE1 and SE2. The width of the guard ring line GDR may be greater than the width of each of the third sensing lines SNL3 and the first and second crack detection lines CDL1 and CDL2.
The guard ring line GDR may not overlap the first extension line EXL1 of the crack detection part CDT. When viewed in a plane, for example, the guard ring line GDR may not be disposed in an area in which the guard ring line GDR intersects the first extension line EXL1. The guard ring line GDR may be spaced apart from the first extension line EXL1.
When the guard ring line GDR is disposed below the first extension line EXL1 to overlap the first extension line EXL1, the first extension line EXL1 and the guard ring line GDR may short-circuit through the second insulating layer T_INS2 in a manufacturing process. In an embodiment of the inventive concept, because the guard ring line GDR is spaced apart from and does not overlap the first extension line EXL1, a short circuit of the first extension line EXL1 and the guard ring line GDR may be prevented in the manufacturing process.
By way of example, the second connection pattern CT2 is illustrated in a mesh shape in
Referring to
The second extension line EXL2 may extend to intersect the third sensing lines SNL3. In an area in which the third sensing lines SNL3 overlap the second extension line EXL2, the third sensing lines SNL3 may be connected through line connectors LCN. The line connectors LCN may be disposed on the second insulating layer T_INS2.
Although contact holes defined in the second insulating layer T_INS2 are not illustrated, the line connectors LCN may be connected to the third sensing lines SNL3 through the contact holes. The third insulating layer T_INS3 may be disposed on the second insulating layer T_INS2 to cover the line connectors LCN.
The guard ring line GDR may not overlap the second extension line EXL2 of the crack detection part CDT. When viewed in a plane, for example, the guard ring line GDR may not be disposed in an area in which the guard ring line GDR intersects the second extension line EXL2. The guard ring line GDR may be spaced apart from the second extension line EXL2.
By way of example, the elements below the thin film encapsulation layer TFE are omitted in
Referring to
The capping layer CPL may be disposed on a portion of the insulating layer INS adjacent to the boundary of the hole area HA and a portion of the thin film encapsulation layer TFE adjacent to the boundary of the hole area HA. The capping layer CPL may be disposed more outward than the bypass line ARL.
Referring to
Referring to
Referring to
By way of example,
Referring to
A photoresist PR may be disposed on the first conductive layer CON1. The photoresist PR may be disposed on an area where the capping layer CPL will be formed and an area where the second connection line CNL2 will be formed. Although not illustrated, the photoresist PR may be disposed on an area where the connection part CP will be formed.
The photoresist PR may serve as a mask. A portion of plasma PLM, which is used in a dry etching process, may be provided to a portion of the first conductive layer CON1 which is not covered by the photoresist PR. Another portion of the plasma PLM provided toward a portion of the first conductive layer CON1 covered by the photoresist PR may be blocked by the photoresist PR.
Referring to
Thereafter, a second insulating layer T_INS2 and a third insulating layer T_INS3 may be sequentially laminated on the capping layer CPL and the second connection line CNL2.
By way of example,
Referring to
A first conductive layer CON1 for forming the second connection line CNL2 may be provided on a first insulating layer T_INS1. A photoresist PR may be disposed on the first conductive layer CON1. The photoresist PR may be disposed on an area where the second connection line CNL2 will be formed.
The photoresist PR, which may have fluidity, may be disposed thinner at an edge of an upper end of the insulating layer INS′ than on the periphery of the edge. The larger the step of the edge of the insulating layer INS′, the thinner a portion of the photoresist PR disposed at the edge of the upper end of the insulating layer INS′ may be.
In a dry etching process, the photoresist PR may be damaged by plasma PLM. In the case that the photoresist PR is sufficiently thick, the first conductive layer CON1 may not be exposed even when the photoresist PR is damaged. When the photoresist PR is thin, however, the photoresist PR may be damaged by the plasma PLM, and the first conductive layer CON1 may be exposed.
Accordingly, a portion of the first conductive layer CON1 may be removed undesirably. For example, a portion of the photoresist PR disposed on the edge of the upper end of the insulating layer INS′ is damaged, and thus a portion of the first conductive layer CON1 disposed on the edge of the upper end of the insulating layer INS′ may be removed. In this case, as illustrated in
Although the second connection line CNL2 has been described by way of example, the problem described above may also occur in connection parts CP and extension line EXL extending via the single step of the insulating layer INS′.
The thickness of the photoresist PR on the edge of the insulating layer INS having a step structure of at least two steps as illustrated in
Accordingly, as illustrated in
Referring to
Referring to
When the edge of the insulating layer INS′ has a single step, the first insulating layer T_INS1 and the first conductive layer CON1 may have smaller thicknesses at a lower end of the edge of the insulating layer INS′ than on the periphery of the edge of the insulating layer INS′. For example, during a deposition process for forming the first insulating layer T_INS1 and the first conductive layer CON1, a deposition material may not be sufficiently provided to the lower end of the edge of the insulating layer INS′.
Referring to
Referring to
Referring to
Referring to
According to an embodiment of the inventive concept, defects in the display device DD may be reduced, and reliability of the display device DD may be increased.
According to an embodiment of the inventive concept, whether the display device is cracked may be easily detected by disposing the crack detection part in the display device.
In addition, the edge of the insulating layer where the crack detection part is disposed is formed as the step structure of at least two steps, and thus damage to the crack detection part may be prevented.
Furthermore, because the capping layer is disposed to cover the edge of the insulating layer disposed in the hole area, peeling of the edge of the insulating layer may be prevented.
Although the exemplary embodiments of the inventive concept have been described herein, it is understood that various changes and modifications may be made by those skilled in the art within the spirit and scope of the inventive concept defined by the following claims or the equivalents. The exemplary embodiments described herein are not intended to limit the technical spirit and scope of the present invention, and all technical spirit within the scope of the following claims or the equivalents will be construed as being included in the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
10-2020-0060182 | May 2020 | KR | national |