The present invention relates to display devices, particularly to a liquid crystal display device capable of pause drive.
Recent years have seen active development of compact and lightweight electronic devices. Liquid crystal display devices provided in such electronic devices are required to be of low power consumption type. One drive method which reduces power consumption in liquid crystal display devices is a drive method called “pause drive” wherein a drive period, during which a video is displayed by writing a voltage of an image signal based on image data (referred to below as an “image signal voltage”) by means of the scanning of scanning signal lines, is followed by a pause period, during which the writing is paused by rendering all scanning signal lines inactive. In pause drive, no control signals and suchlike are provided to a gate driver and a source driver during the pause period, so that the operation of the gate driver and the source driver is paused, resulting in reduced power consumption. In the case where pause drive is performed, to prevent liquid crystals from deteriorating due to continuous application of a direct-current voltage, the image signal voltage is applied with the polarity being inverted during a drive period immediately following the pause period. At this time, image luminance decreases significantly, with the result that flicker is more likely to be perceived.
Patent Document 1 describes that in transition from the pause period to the drive period, when the number of pause frames immediately preceding the transition is greater than or equal to a predetermined value, boost-charge drive, in which a boost-charge voltage higher than the image signal voltage is applied (referred to below as “BC drive” or “gradation value emphasizing drive”), and drive in which the image signal voltage is applied (referred to below as “normal drive”) are performed in succession, and thereafter, normal drive is performed only once. As a result, power consumption during pause drive can be reduced.
Patent Document 1: International Publication WO 2014/103918
However, in transition from the pause period to the drive period, even if boost-charge drive and normal drive are performed in succession, as in Patent Document 1, the decrease of image luminance is not sufficiently inhibited, resulting in a problem where flicker is perceived.
Therefore, an objective of the present invention is to provide a display device which makes less flicker perceived in transition from a pause period to a drive period by suppressing image luminance from changing.
A first aspect of the present invention is directed to a display device capable of pause drive, the device comprising:
a display panel having formed thereon a plurality of scanning signal lines, a plurality of data signal lines, each crossing the scanning signal lines, and a plurality of pixel forming portions arranged in a matrix corresponding to intersections of the scanning signal lines and the data signal lines;
a signal line driver circuit configured to sequentially select the scanning signal lines and write an image signal voltage to the data signal lines, the image signal voltage being generated on the basis of externally inputted image data; and
a display control circuit configured to control an operation of the signal line driver circuit and including a correction circuit configured to correct the image data, wherein,
the correction circuit includes:
the correction circuit generates first corrected image data during a first operating frame immediately after a transition from a pause period during which the pause drive is performed and a drive period during which normal drive is performed, the first corrected image data being obtained through a correction using the first correction value by activating the high-speed scanning portion and the gradation value emphasizing drive portion,
the correction circuit generates second corrected image data during a second operating frame consisting of one or more frames following the first operating frame, the second corrected image data being obtained through a correction using the second correction value by activating the gradation value emphasizing drive portion and the high-speed scanning portion, and
the signal line driver circuit writes a first gradation value emphasizing voltage generated on the basis of the first corrected image data to the pixel forming portion during the first operating frame and a second gradation value emphasizing voltage generated on the basis of the second corrected image data to the pixel forming portion during the second operating frame.
In a second aspect of the present invention, based on the first aspect of the present invention, wherein the image signal voltage based on the image data is written to the pixel forming portion at the second speed during a third operating frame following the second operating frame, by activating only the high-speed scanning portion.
In a third aspect of the present invention, based on the first aspect of the present invention, wherein,
the gradation value emphasizing drive portion includes an adder-subtracter circuit configured to correct the image data using the first correction value or the second correction value, and
the adder-subtracter circuit obtains the first corrected image data by adding or subtracting the first correction value to or from the image data or obtains the second corrected image data by adding or subtracting the second correction value to or from the image data.
In a fourth aspect of the present invention, based on the first aspect of the present invention, wherein,
the second correction value is lower than the first correction value,
the gradation value emphasizing drive portion includes an adder-subtracter circuit configured to correct the image data using the first correction value or the second correction value, and
the adder-subtracter circuit obtains the first corrected image data by adding the first correction value to the image data and obtains the second corrected image data by adding the second correction value to the image data.
In a fifth aspect of the present invention, based on the third aspect of the present invention, wherein,
the high-speed scanning portion includes frame memory configured to hold the externally inputted image data,
the gradation value emphasizing drive portion further includes:
the operating frame number counter circuit outputs the table selection signal to select the first table when the count value of the first counter is “1” and does not output the table selection signal when the count value of the first counter is greater than or equal to 3 but outputs the table selection signal to select the second table when the count value is greater than “1”, but less than, equal to, or greater than 3.
In a sixth aspect of the present invention, based on the fifth aspect of the present invention, wherein the count value of the first counter is reset by a pause frame detection signal outputted by the pause/operating frame distinguishing circuit.
In a seventh aspect of the present invention, based on the fifth or sixth aspect of the present invention, wherein,
the high-speed scanning portion further includes:
the pause frame number counter circuit outputs a high-speed-scan enable signal to the scan speed determination circuit and a table enable signal to the correction value output circuit when a count value of the second counter reaches a predetermined value, the high-speed-scan enable signal rendering possible the outputting of the image data from the frame memory at the second speed, the table enable signal rendering possible the selecting of the first table or the second table,
the scan speed determination circuit outputs a high-speed-scan signal to the frame memory so as to cause the frame memory to output the image data to the adder-subtracter circuit at the second speed, and
upon provision of the table selection signal from the operating frame number counter circuit, the correction value output circuit is allowed to select either the first table or the second table in accordance with the table selection signal.
In an eighth aspect of the present invention, based on the seventh aspect of the present invention, wherein the count value of the second counter is reset by an operating frame detection signal outputted by the pause/operating frame distinguishing circuit.
In a ninth aspect of the present invention, based on the fifth or sixth aspect of the present invention, wherein,
the high-speed scanning portion further includes:
the image comparison circuit has a checksum circuit configured to obtain the checksum value and outputs a high-speed-scan enable signal to the scan speed determination circuit and a table enable signal to the correction value output circuit when a checksum value of externally inputted image data equals a checksum value of image data for an image displayed immediately before the externally inputted image data is provided,
the scan speed determination circuit outputs a high-speed-scan signal to the frame memory so as to allow the frame memory to output the image data to the adder-subtracter circuit at the second speed, and
upon provision of the table selection signal from the operating frame number counter circuit, the correction value output circuit is allowed to select either the first table or the second table.
In a tenth aspect of the present invention, based on the seventh or eighth aspect of the present invention, wherein,
the high-speed scanning portion further includes an image comparison circuit configured to determine by a checksum value whether an image represented by the externally inputted image data is the same as an image represented by image data externally inputted immediately before the externally inputted image data is provided,
the image comparison circuit has a checksum circuit configured to obtain the checksum value and outputs a high-speed-scan enable signal to the scan speed determination circuit and a table enable signal to the correction value output circuit when a checksum value of externally inputted image data equals a checksum value of image data for an image displayed immediately before the externally inputted image data is provided,
upon provision of the high-speed-scan enable signal from each of the pause frame number counter circuit and the image comparison circuit, the scan speed determination circuit outputs a high-speed-scan signal to the frame memory so as to allow the frame memory to output the image data to the adder-subtracter circuit at the second speed, and
upon provision of the high-speed-scan enable signal from each of the pause frame number counter circuit and the image comparison circuit, the correction value output circuit is allowed to select the first table or the second table in accordance with the table selection signal.
In an eleventh aspect of the present invention, based on the first aspect of the present invention, wherein,
the high-speed scanning portion further includes:
the gradation value emphasizing drive portion further includes a correction value output circuit configured to select a table from among a plurality of tables containing correction values for the image data and provide an output to the adder-subtracter circuit, and
the temperature sensor circuit outputs temperature information to the scan speed determination circuit and a table enable signal to the correction value output circuit, the temperature information indicating the temperature of the display panel, the table enable signal renders the selecting of the table possible.
In a twelfth aspect of the present invention, based on the first aspect of the present invention, wherein,
the pixel forming portion includes:
In a thirteenth aspect of the present invention, based on the twelfth aspect of the present invention, wherein the thin-film transistor is a channel-etched thin-film transistor.
In a fourteenth aspect of the present invention, based on the thirteenth aspect of the present invention, wherein the oxide semiconductor is indium gallium zinc oxide.
In a fifteenth aspect of the present invention, based on the fourteenth aspect of the present invention, wherein the oxide semiconductor is a crystalline oxide semiconductor.
In the first aspect, during the first operating frame immediately after the transition from the pause period to the drive period, the high-speed scanning portion and the gradation value emphasizing drive portion are activated, whereby the first corrected image data is generated by correcting the image data using the first correction value, and during the second operating frame, the second corrected image data is generated by correcting the image data using the second correction value. On the basis of the corrected image data, the gradation value emphasizing voltages are obtained and written to the pixel forming portion at the second speed higher than the first speed at which the image signal voltage is written. Thus, image luminance change immediately after the transition from the pause period to the drive period can be suppressed in a short period of time, and therefore, the occurrence of flicker as perceived by the viewer is suppressed. In this case, the first and second gradation value emphasizing voltages are written at the second speed until image luminance returns to the original level, and thereafter, the image signal voltage is written at the first speed, with the result that power consumption in the display device can be reduced.
In the second aspect, during the third operating frame, only the high-speed scanning portion is activated, whereby the image signal voltage is written to the pixel forming portion at the second speed. Thus, the luminance of an image to be displayed can be adjusted to a level originally represented by image data in a short period of time.
In the third aspect, image luminance is set higher than a level originally represented by image data during the first operating frame but lower than a level originally represented by image data during the second operating frame. Thus, any change in the luminance of an image displayed after a transition to a drive period can be suppressed in a short period of time.
In the fourth aspect, the correction value for image data to be used decreases in descending order of the operating frame. Thus, the luminance of an image to be displayed can be adjusted to a level originally represented by the image data in a short period of time.
In the fifth aspect, regardless of whether the number of pause frames in the pause period is high, or whether an image during an operating frame immediately after the transition to the drive period is the same as an image displayed during the pause period immediately before the transition, BC drive and a high-speed scan are performed for each operating frame. As a result, image luminance change immediately after the transition from the pause period to the drive period can be suppressed in a short period of time, and therefore, the occurrence of flicker as perceived by the viewer can be suppressed.
In the sixth aspect, the count value of the first counter provided in the operating frame number counter circuit is reset by the pause frame detection signal outputted by the pause/operating frame distinguishing circuit. As a result, upon each transition from a pause period to a drive period, the count value of the first counter is reset so as to count the number of operating frames, with the result that it is rendered possible to determine whether to perform gradation value emphasizing drive and/or a high-speed scan on the basis of the count value and also possible to select a correction value when gradation value emphasizing drive is performed.
In the seventh aspect, only when the number of pause frames in a pause period is greater than the predetermined value, gradation value emphasizing drive and a high-speed scan are performed for each operating frame in an immediately following drive period. In the case of a transition from a pause period consisting of a number of pause frames to an operating period, image luminance change is perceptible, and in such a case, such image luminance change is required to be suppressed. Therefore, only when the number of pause frames is greater than the predetermined value, gradation value emphasizing drive and a high-speed scan are performed for each operating frame. Thus, image luminance change immediately after the transition from the pause period to the drive period can be suppressed in a short period of time, and therefore, the occurrence of flicker as perceived by the viewer can be suppressed.
In the eighth aspect, the count value of the second counter provided in the pause frame number counter circuit is reset by the operating frame detection signal outputted by the pause/operating frame distinguishing circuit. As a result, upon each transition from a pause period to a drive period, the count value of the second counter is reset, with the result that it is rendered possible to determine whether to perform gradation value emphasizing drive and/or a high-speed scan on the basis of the number of pause frames counted for each pause period.
In the ninth aspect, checksum values obtained by the checksum circuit provided in the image comparison circuit are compared so as to determine whether an image to be displayed immediately after a transition from a pause period to a drive period is the same as an image displayed during the pause period immediately before the transition. The reason for such a determination is that a luminance change during an operating frame is perceptible when the images are the same, but such a luminance change is not perceptible when there is an image change. Therefore, when the images are determined to be the same, gradation value emphasizing drive and a high-speed scan are performed for each operating frame, whereby image luminance change immediately after the transition from the pause period to the drive period can be suppressed in a short period of time. Thus, the occurrence of flicker as perceived by the viewer can be suppressed.
The tenth aspect includes the pause frame number counter circuit of the seventh aspect and the image comparison circuit of the ninth aspect. Accordingly, in the case where the number of pause frames is greater than the predetermined value and the image to be displayed immediately after the transition from the pause period to the drive period is the same as the image displayed during the pause period immediately before the transition, gradation value emphasizing drive and a high-speed scan are performed for each operating frame. Thus, image luminance change can be suppressed in a short period of time, and the occurrence of flicker as perceived by the viewer can be suppressed.
In the eleventh aspect, by taking advantage of the response speed of the liquid crystal depending on the temperature, a high-speed scan is performed during the operating frame at the speed higher than the first speed, in accordance with the temperature of the liquid crystal layer of the pixel forming portion, which is measured by the temperature sensor circuit provided on the display panel, and the table enable signal, which allows the selection of a table, is provided to the correction value output circuit, with the result that a correction value is outputted to the adder-subtracter circuit. Accordingly, when the temperature of the liquid crystal is high, a high-speed scan and gradation value emphasizing drive are performed, whereby image luminance change immediately after the transition from the pause period to the drive period is suppressed in a short period of time. Thus, the occurrence of flicker as perceived by the viewer can be suppressed.
In any of the twelfth through fifteenth aspects, the thin-film transistor that is used as the switching element of each pixel forming portion has a channel layer formed with an oxide semiconductor. As a result, the thin-film transistor offers significantly reduced off-leakage current, and a voltage written in the pixel capacitor of the pixel forming portion is held for a longer period of time. Thus, the occurrence of flicker in transition from the pause period to the drive period can be suppressed.
<1.1 Configuration and General Operation of the Liquid Crystal Display Device>
The liquid crystal display panel 10 has formed thereon m source lines SL1 to SLm, which serve as video signal lines, n gate lines GL1 to GLn, which serve as scanning signal lines, and (m×n) pixel forming portions 20 arranged in a matrix corresponding to respective intersections of the source lines SL1 to SLm and the gate lines GL1 to GLn. Each pixel forming portion 20 includes a TFT 21, which has a gate terminal serving as a control terminal and connected to the gate line GL passing through a corresponding intersection and a source terminal serving as a first conductive terminal and connected to the source line SL passing through the intersection, a pixel electrode 26 connected to a drain terminal of the TFT 21, which serves as a second conductive terminal, a common electrode 27 provided in common for the pixel forming portions 20, and an unillustrated liquid crystal layer provided between the pixel electrode 26 and the common electrode 27. The pixel electrode 26 and the common electrode 27, along with the liquid crystal layer provided therebetween, constitute a liquid crystal capacitor 28.
Furthermore, the TFT 21 is a TFT whose channel layer may be made with amorphous silicon, polysilicon, or an oxide semiconductor. However, given that the TFT is used in the liquid crystal display device 1 capable of pause drive, off-leakage current is preferably low, and therefore, the TFT with the channel layer (semiconductor layer) made with an oxide semiconductor is most suitable. Therefore, the TFT with the channel layer (semiconductor layer) made with an oxide semiconductor will be described in detail later.
When image data DV, which represents an image to be displayed, and a control signal SC, which includes, for example, a vertical synchronization signal and a horizontal synchronization signal, are inputted from an external signal source 90, the display control circuit 50 generates a source driver control signal SCT, a gate driver control signal GCT, etc., in accordance with the control signal SC. The source driver control signal SCT is provided to the source driver 40, and the gate driver control signal GCT is provided to the gate driver 30. Note that the gate driver 30 and the source driver 40 will also be referred to collectively as the “signal line driver circuit”.
The display control circuit 50 has a correction circuit (not shown) provided therein for correcting the image data DV in order to perform BC drive (also referred to as “gradation value emphasizing drive”) and controlling scan speed in displaying an image on the liquid crystal display panel 10. The correction circuit outputs the image data DV, or corrected image data DVA obtained by correcting the image data DV, to the source driver 40. The configuration and the operation of the correction circuit will be described in detail later.
The source driver 40 generates and outputs an image signal voltage to be provided to each source line SL, on the basis of the image data DV in accordance with the source driver control signal SCT; the image data DV has a positive or negative polarity depending on whether the data is provided through an unillustrated positive or negative gamma circuit. The source driver control signal SCT includes, for example, a source start pulse signal, a source clock signal, and a latch strobe signal. In accordance with such a source driver control signal SCT, the source driver 40 activates unillustrated internal elements, such as a shift register and a sampling latch circuit, and causes an unillustrated D/A conversion circuit to convert the image data DV to an analog signal, thereby generating an image signal voltage. Moreover, the source driver 40 includes unillustrated amplifiers respectively amplifying positive and negative image signal voltages, and the image signal voltage is outputted to the liquid crystal display panel 10 after being amplified by an amplifier selected in accordance with the polarity thereof. Note that in the present embodiment, not only the image signal voltage generated on the basis of the image data DV but also a boost-charge voltage (referred to below as a “BC voltage” or a “gradation value emphasizing voltage”), which is generated on the basis of a corrected image signal, are applied to each source line SL.
The gate driver 30 repeats applying an active scanning signal to each gate line GL in predetermined cycles, in accordance with the gate driver control signal GCT. The gate driver control signal GCT includes, for example, a gate clock signal and a gate start pulse signal. The gate driver 30 activates unillustrated internal elements, such as a shift register, in accordance with the gate clock signal and the gate start pulse signal, thereby generating the scanning signal.
In this manner, the BC voltage and the image signal voltage are applied sequentially to each source line SL, and the scanning signal is applied to each gate line GL, with the result that the image represented by the image data DV transmitted from the external signal source 90 is displayed on the liquid crystal display panel 10.
<1.2 Configuration and Operation of the Correction Circuit>
Image data DV, which is inputted from the external signal source 90, is provided to the frame memory 110 and the pause/operating frame distinguishing circuit 120. The frame memory 110, which functions as a memory buffer, is capable of holding previously inputted image data DV for one frame.
The pause/operating frame distinguishing circuit 120 has frame rates for image data DV memorized in an internal register, and upon each provision of image data DV, distinguishes whether the data is for an operating frame (also referred to as a “refresh frame”) or a pause frame (also referred to as a “non-refresh frame”) on the basis of the frame rate for the data. The pause/operating frame distinguishing circuit 120 generates an operating frame detection signal SRDT upon detection of an operating frame, or a count reset signal SCR1 upon detection of a pause frame, and in either case, outputs the generated signal to the operating frame number counter circuit 130.
The operating frame number counter circuit 130 includes a counter 130c (also referred to as a “first counter”), and increments a count value of the counter 130c by 1 upon each provision of an operating frame detection signal SRDT or resets the count value of the counter 130c to “0” upon each provision of a count reset signal SCR1.
The correction value output circuit 170 includes two types of lookup tables (hereinafter, referred to as “LUTs”), a first LUT 170a (also referred to as a “first table”) and a second LUT 170b (also referred to as a “second table”), which have correction values for the image data DV written therein, with a view to correcting a gradation value of an image represented by the image data DV. Whether to select either of these LUTs is determined by an LUT selection signal SLS (also referred to as a “table selection signal”) provided by the operating frame number counter circuit 130. For example, the operating frame number counter circuit 130 generates and outputs an LUT selection signal SLS to the correction value output circuit 170, such that the first LUT 170a is selected when the count value of the counter 130c is “1”, the second LUT 170b is selected when the count value is “2”, or neither of the LUTs is selected when the count value is “3”, as represented by the LUT selection signal SLS.
The pause/operating frame distinguishing circuit 120 outputs a data read start signal SDS to the frame memory 110 upon each detection of an operating frame. Upon provision of the data read start signal SDS, the frame memory 110 starts reading out the image data DV being held therein, and outputs the read-out image data DV to the adder-subtracter circuit 180 at a frame rate of 120 Hz (i.e., 8.3 ms/frame; also referred to as a “second speed”) higher than a normal frame rate of 60 Hz (i.e., 16.6 ms/frame; also referred to as a “first speed”). Note that the pause/operating frame distinguishing circuit 120 differentiates between the operating frame and the pause frame by detecting an image included in the image data DV or on the basis of register settings.
Upon provision of the correction value read out from the selected LUT, either the first LUT 170a or the second LUT 170b, in the correction value output circuit 170, as correction value information ILT, the adder-subtracter circuit 180 outputs corrected image data DVA, which is obtained by correcting the image data DV provided by the frame memory 110 using the correction value information ILT, to the source driver 40, or outputs the image data DV without correction. More specifically, in transition from the pause period to the drive period, the adder-subtracter circuit 180 generates corrected image data DVA by adding a correction value (also referred to as a “first correction value”) read out from the first LUT 170a to image data for Operating Frame One (also referred to as a “first operating frame”), and outputs the corrected image data DVA, whereby BC drive is performed during the operating frame. The adder-subtracter circuit 180 also generates corrected image data DVA by subtracting a correction value (also referred to as a “second correction value”) in the second LUT 170b from image data for Operating Frame Two (also referred to as a “second operating frame”), and outputs the corrected image data DVA, whereby BC drive is performed during the operating frame. Image data DV for Operating Frame Three (also referred to as a “third operating frame”) is outputted without correction, whereby normal drive is performed during the operating frame.
As a result, in transition from the pause period to the normal drive period, regardless of whether the number of pause frames included in the pause period immediately preceding the transition is high, or whether there is any change in an image to be displayed during the drive period compared to an image displayed during the immediately preceding pause period, BC drive and high-speed scans are performed during Operating Frames One and Two, and normal drive and a high-speed scan are performed during Operating Frame Three.
<1.3 BC Drive>
Described now is the correction of the image data DV performed by the correction value output circuit 170 in order to perform BC drive.
In each of the first and second LUTs 170a and 170b, the correction value is set within the range of from −7 to +7 for each of the following gradation levels from 0 to 255: 0, 31, 127, 224, and 255, as shown in
For both of the LUTs 170a and 170b, the correction value is set for each gradation level such that the absolute value of the gradation value increases with the gradation value.
It should be noted that in the case where the gradation value indicated by the corrected image data obtained by correcting the image data DV using the correction value is negative or greater than 255, the gradation value is treated as 0 or 255, respectively. Moreover, in the case where the gradation value for inputted image data is, for example, within the range of from 1 to 30 or from 32 to 126 and therefore does not correspond to any correction value set in the first and second LUTs 170a and 170b, linear interpolation is applied using a correction value for a range preceding or following that range.
<1.4 Effects by BC Drive and the High-Speed Scan>
Luminance decrease caused upon transition from the pause period to the drive period will be described along with recovery thereafter.
In the next example, BC drive is performed during operating frames using corrected image data DVA obtained by correcting image data DV.
Therefore, during operating frames, high-speed scans are performed at a frame rate of 120 Hz (i.e., in cycles of 8.3 ms), along with BC drive.
In this case, during each operating frame, the luminance is lower than in the case shown in
In the embodiment, during Operating Frame Three of the drive period, only the high-speed scan is performed without correction of the image data DV. However, during Operating Frame Three also, BC drive, along with the high-speed scan, may be performed as a result of the image data DV being corrected by way of subtracting a correction value using the second LUT 170b.
<1.5 Effects>
In the present embodiment, regardless of whether the number of pause frames in an immediately preceding pause period is high, or whether there is an image change immediately after a transition from the pause period to a drive period, high-speed scans are performed from Operating Frame One through Operating Frame Three, and BC drive, in which a boost-charge voltage is written, is performed during Operating Frames One and Two. As a result, the change in image luminance immediately after the transition from the pause period to the drive period can be suppressed in a short period of time, and therefore, the occurrence of flicker as perceived by the viewer can be suppressed. Moreover, the high-speed scans are performed only from Operating Frame One through Operating Frame Three, and therefore, power consumption in the liquid crystal display device 1 can be reduced.
<1.6 First Variant>
The present embodiment has been described with respect to the case as shown in
<1.7 Second Variant>
The present embodiment has been described with respect to the case as shown in
The configuration of a liquid crystal display device according to a second embodiment of the present invention is the same as the configuration of the liquid crystal display device 1 according to the first embodiment shown in
<2.1 Configuration and Operation of the Correction Circuit>
The pause frame number counter circuit 140 includes a counter 140c (also referred to as a “second counter”), and increments a count value of the counter 140c by 1 upon each provision of a pause frame detection signal SNDT from the pause/operating frame distinguishing circuit 120. When the count value reaches a predetermined value, the pause frame number counter circuit 140 outputs a high-speed-scan enable signal SES to the scan speed determination circuit 160 and an LUT enable signal SEA (also referred to as a “table enable signal”) to the correction value output circuit 170.
Furthermore, the pause/operating frame distinguishing circuit 120 outputs a count reset signal SCR2 to the pause frame number counter circuit 140 upon detection of an operating frame on the basis of a frame rate of image data DV, which is memorized in the register. Upon provision of the count reset signal SCR2, the pause frame number counter circuit 140 resets the count value of the counter 140c counting the number of pause frames, to “0”. As a result, in transition from a drive period to another pause period, the number of pause frames in the pause period can be counted.
Upon provision of the high-speed-scan enable signal SES from the pause frame number counter circuit 140, the scan speed determination circuit 160 outputs a high-speed-scan signal SHS to the frame memory 110. When the frame memory 110 is provided with a data read start signal SDS from the pause/operating frame distinguishing circuit 120 and a high-speed-scan signal SHS from the pause frame number counter circuit 140, the frame memory 110 reads out image data DV being held therein, at a frame rate of 120 Hz and outputs the image data DV to the adder-subtracter circuit 180. For example, once the pause frame number counter circuit 140 outputs the high-speed-scan enable signal SES to the scan speed determination circuit 160 during Operating Frames One through Three, the scan speed determination circuit 160 outputs the high-speed-scan signal SHS to the frame memory 110. As a result, high-speed scans are performed during Operating Frames One through Three.
Upon provision of the LUT enable signal SEA from the pause frame number counter circuit 140, the correction value output circuit 170 selects either of the first and second LUTs 170a and 170b in accordance with an LUT selection signal SLS provided by the operating frame number counter circuit 130. For example, when a count value of the counter 130c in the operating frame number counter circuit 130 is “1”, which denotes Operating Frame One, the correction value output circuit 170 is provided with an LUT selection signal SLS to select the first LUT 170a. When the count value is “2”, which denotes Operating Frame Two, the correction value output circuit 170 is provided with an LUT selection signal SLS to select the second LUT 170b. As a result, the adder-subtracter circuit 180 corrects the image data DV to obtain corrected image data DVA, whereby BC drive can be performed during Operating Frames One and Two. However, during Operating Frame Three, the adder-subtracter circuit 180 outputs the image data DV without correction, and therefore, BC drive is not performed. At this time, the operating frame number counter circuit 130 does not output the LUT selection signal SLS to the correction value output circuit 170.
In this manner, when the count value for the number of pause frames in the immediately preceding pause period reaches a given predetermined value, the high-speed scans are performed along with BC drive during Operating Frames One and Two, and along with normal drive during Operating Frame Three.
<2.2 Effects>
In transition from the pause period to the drive period, the change in image luminance increases with the duration of the pause period, i.e., the number of pause frames. Therefore, in the present embodiment, when the number of pause frames in the pause period is higher than a predetermined value, BC drive and the high-speed scan are performed during each operating frame of the drive period immediately following the pause period, as in the first embodiment. Thus, the change in image luminance immediately after the transition from the pause period to the drive period can be suppressed in a short period of time, whereby the occurrence of flicker as perceived by the viewer can be suppressed.
<2.3 Variant>
Accordingly, when a high-speed-scan enable signal SES is provided by the pause frame number counter circuit 140, the scan speed determination circuit 160 outputs a high-speed-scan signal SHS to the frame memory 110. Moreover, when a normal-scan enable signal SEU is provided by the operating frame number counter circuit 130, the scan speed determination circuit 160 outputs a normal-scan signal SUS to the frame memory 110.
As a result, during Operating Frames One and Two immediately after the transition from the pause period to the drive period, high-speed scans are performed at a frame rate of 120 Hz, along with BC drive, and during Operating Frame Three, a high-speed scan and normal drive are performed. Further, from Operating Frame Four to a predetermined frame, normal scans are performed at a frame rate of 60 Hz, along with normal drive, and thereafter, a transition to another pause period occurs.
The configuration of a liquid crystal display device according to a third embodiment of the present invention is the same as the configuration of the liquid crystal display device according to the first embodiment shown in
<3.1 Configuration and Operation of the Correction Circuit>
The image comparison circuit 150 includes a checksum circuit 150s, which obtains a checksum value for each operating frame, and memory 150m, which memorizes a checksum value calculated by the checksum circuit 150s for an immediately preceding operating frame. The image comparison circuit 150 determines whether there is a change in an image for Operating Frame One immediately after a transition from a pause period to a drive period, compared to an image displayed during the pause period immediately preceding the transition. For the determination, the image comparison circuit 150 obtains a checksum value for the image through the checksum circuit 150s on the basis of image data DV provided by an external signal source 90, and compares the checksum value with a checksum value memorized in the memory 150m for the image displayed during the pause period. If the determination result is that both values are the same, the image comparison circuit 150 deems that there is no change in the image to be displayed during Operating Frame One, compared to the image displayed during the immediately preceding pause period, and outputs a high-speed-scan enable signal SES to the scan speed determination circuit 160 and an LUT enable signal SEA to the correction value output circuit 170. On the other hand, if the determination result is that both values are different, the image comparison circuit 150 deems that there is a change in the image to be displayed during Operating Frame One, compared to the image displayed during the immediately preceding pause period, with the result that neither the high-speed-scan enable signal SES nor the LUT enable signal SEA is outputted.
It should be noted that during the drive period also, upon each provision of new image data, a checksum value for that image is obtained so as to replace the checksum value memorized in the memory 150m. The obtained checksum value is not used during the drive period. However, in transition from the drive period to the pause period, a checksum value for an image displayed during the last operating frame is held in the memory 150m until the end of the pause period, and then used for image comparison upon the next transition to another drive period.
In the present embodiment, the frame memory 110 provided with the high-speed-scan signal SHS and the data read start signal SDS, the correction value output circuit 170 provided with the LUT enable signal SEA and the LUT selection signal SLS, and the adder-subtracter circuit 180 operate in the same manner as in the second embodiment shown in
As described above, when the image for Operating Frame One is the same as the image for the pause frame in the immediately preceding pause period, the scan speed determination circuit 160 outputs the high-speed-scan signal SHS, thereby performing a high-speed scan on the liquid crystal display panel 10. Moreover, the correction value output circuit 170 is activated, whereby a correction value is outputted to the adder-subtracter circuit 180 from either the first or second LUT 170a or 170b selected by the LUT selection signal SLS provided by the operating frame number counter circuit 130. The adder-subtracter circuit 180 corrects image data using the provided correction value, thereby generating corrected image data DVA, and outputs the generated data to the source driver 40. As a result, BC drive and high-speed scans are performed during Operating Frames One and Two, and a high-speed scan and normal drive are performed during Operating Frame Three.
<3.2 Effects>
In the case where there is no image change upon transition from the pause period to the drive period, image luminance changes noticeably during the drive period immediately after the transition, but the change in image luminance is not significantly perceptible if there is an image change. Accordingly, in the present embodiment, the checksum values obtained by the checksum circuit 150s provided in the image comparison circuit 150 are compared in order to determine whether the image displayed immediately after the transition from the pause period to the drive period is the same as the image displayed during the pause period immediately preceding the transition. If the determination result is that the images are the same, BC drive and a high-speed scan are performed during each operating frame, as in the first embodiment, whereby any change in image luminance, which is perceptible upon transition from the pause period to the drive period, can be suppressed in a short period of time. Thus, the occurrence of flicker as perceived by the viewer can be suppressed. Moreover, in the case where there is an image change, normal drive and a normal scan are performed during each operating frame. Thus, power consumption in the liquid crystal display device can be reduced.
<3.3 Variant>
When image data DV is provided by the external signal source 90, the image comparison circuit 150 obtains a checksum value for the image data DV and also for image data DV for an immediately preceding pause frame, and determines whether the values are equal, as described in the present embodiment. When the result is that the values are equal, a high-speed-scan enable signal SES is outputted to the scan speed determination circuit 160, and an LUT enable signal SEA is outputted to the correction value output circuit 170. Further, when the number of pause frames in the pause period, counted by the counter 140c, reaches a predetermined value, the pause frame number counter circuit 140 outputs a high-speed-scan enable signal SES to the scan speed determination circuit 160 and an LUT enable signal SEA to the correction value output circuit 170, as described in the second embodiment.
The scan speed determination circuit 160 includes a register (not shown) for memorizing the number of frames in which a high-speed scan is to be performed. Accordingly, upon provision of a high-speed-scan enable signal SES from each of the pause frame number counter circuit 140 and the image comparison circuit 150, the scan speed determination circuit 160 outputs to the frame memory 110 as many high-speed-scan signals SHS as the number of frames memorized in the register. On the basis of a data read start signal SDS provided by the pause/operating frame distinguishing circuit 120 and the high-speed-scan signal SHS provided by the scan speed determination circuit 160, the frame memory 110 outputs image data DV to the adder-subtracter circuit 180 at a frame rate of 120 Hz.
When the LUT enable signal SEA is provided by each of the pause frame number counter circuit 140 and the image comparison circuit 150, and further, an LUT selection signal SLS by the operating frame number counter circuit 130, the correction value output circuit 170 outputs correction value information ILT, including a correction value from either the first or second LUT 170a or 170b selected by the LUT selection signal SLS, to the adder-subtracter circuit 180. The adder-subtracter circuit 180 adds or subtracts the correction value included in the correction value information ILT to or from the image data DV provided at a frame rate of 120 Hz, thereby generating corrected image data DVA, which is outputted to the source driver 40. Alternatively, when no correction value information ILT is provided to the adder-subtracter circuit 180, the image data DV is outputted to the source driver 40 without correction.
In this manner, when there is no change in the image to be displayed during Operating Frame One of the drive period, compared to the image displayed during the pause period, and the number of pause frames in the pause period is greater than or equal to a predetermined value, high-speed scans and BC drive are performed during Operating Frames One and Two, and a high-speed scan and normal drive are performed during Operating Frame Three. Thus, the change in image luminance, which is perceptible upon transition from the pause period to the drive period, can be suppressed in a short period of time. Note that when the pause period is short, or when there is an image change, flicker is not likely to be perceived, and therefore, a normal scan and normal drive are performed. Thus, power consumption in the liquid crystal display device can be inhibited from increasing.
The configuration of a liquid crystal display device according to a fourth embodiment of the present invention is the same as the configuration of the liquid crystal display device 1 according to the first embodiment shown in
<4.1 Configuration and Operation of the Correction Circuit>
The temperature sensor circuit 190 measures the temperature upon provision of an operating frame detection signal SRDT from the pause/operating frame distinguishing circuit 120, and when the measured temperature is higher than a predetermined value, outputs a high-speed-scan enable signal SES to the scan speed determination circuit 160. Moreover, when the count value for the number of pause frames reaches a predetermined value, the pause frame number counter circuit 140 outputs a high-speed-scan enable signal SES to the scan speed determination circuit 160, as described in the second embodiment. Upon provision of the high-speed-scan enable signals SES from the temperature sensor circuit 190 and the pause frame number counter circuit 140, the scan speed determination circuit 160 outputs a high-speed-scan signal SHS to the frame memory 110 in order to perform a high-speed scan on the liquid crystal display panel 10. The frame memory 110 provided with the high-speed-scan signals SHS reads out image data DV at a scan speed determined by a temperature information signal, whereby the high-speed scan can be performed, as described in the second embodiment.
In this case, the temperature sensor circuit 190 and the pause frame number counter circuit 140 output LUT enable signals SEA to the correction value output circuit 170. Upon provision of an LUT selection signal SLS from the operating frame number counter circuit 130, in addition to the LUT enable signals SEA provided by the temperature sensor circuit 190 and the pause frame number counter circuit 140, the correction value output circuit 170 selects either of the first and second LUTs 170a and 170b on the basis of the LUT selection signal SLS, and outputs correction value information ILT, including a correction value, to the adder-subtracter circuit 180. Thus, the adder-subtracter circuit 180 corrects image data DV on the basis of the correction value information ILT, thereby obtaining corrected image data DVA, with the result that BC drive can be performed, as described in the second embodiment.
In this manner, in transition from the pause period to the drive period, when the temperature measured by the temperature sensor circuit 190 is higher than the predetermined value, a high-speed scan is performed, along with BC drive, which is performed as a result of the LUT enable signals SEA being provided to the correction value output circuit 170. On the other hand, when the temperature of the liquid crystal layer is lower than the predetermined value, flicker is less likely to be perceived, and therefore, a normal scan and normal drive are performed without the LUT enable signals SEA being provided to the correction value output circuit 170.
The temperature sensor circuit 190 has been described above as determining whether to perform a high-speed scan depending on whether the predetermined value is exceeded. However, the temperature sensor circuit 190 may provide the measured temperature to the scan speed determination circuit 160 as temperature information, such that the scan speed determination circuit 160 determines the scan speed on the basis of the temperature information. In this case, the scan speed can be set more finely in accordance with the temperature of the liquid crystal layer, and therefore, flicker can be rendered much less likely to be perceived.
Furthermore, the foregoing description is directed to the correction circuit 106, which is configured by adding the temperature sensor circuit 190 to the correction circuit 102 shown in
<4.2 Effects>
The present embodiment takes advantage of the response speed of the liquid crystal depending on the temperature, such that when the temperature of the liquid crystal upon transition from the pause period to the normal period is higher than the predetermined value, the high-speed scan is performed, along with BC drive, whereby the change in image luminance is suppressed, with the result that flicker becomes less likely to be perceived. Moreover, when the temperature of the liquid crystal is lower than the predetermined value, the normal scan is performed, whereby power consumption in the liquid crystal display device can be reduced.
The TFT 21, which is included in the pixel forming portion 20 of the liquid crystal display device according to each embodiment of the present invention and serves as a switching element, will now be described. The TFT 21 included in the pixel forming portion 20, as shown in
The etch-stop TFT (not shown) has an etch-stop layer formed on a channel region. Source and drain electrodes are such that bottom surfaces of channel-side ends are positioned, for example, on the etch-stop layer. The etch-stop TFT is completed, for example, by forming the etch-stop layer so as to cover a portion of an oxide semiconductor layer that serves as the channel region, thereafter forming a conductive film that serves as a source/drain electrode on the oxide semiconductor layer and the etch-stop layer, and performing the process of separating the source and the drain.
The oxide semiconductor included in the oxide semiconductor layer of the TFT may be an amorphous oxide semiconductor or a crystalline oxide semiconductor with a crystalline portion. As the crystalline oxide semiconductor, for example, a polycrystalline oxide semiconductor, a microcrystalline oxide semiconductor, or a crystalline oxide semiconductor with the c-axis oriented approximately vertical to the surface of the layer can be used.
The oxide semiconductor layer of the TFT may have a stack structure of two or more layers. In such a case, the oxide semiconductor layer may include both a non-crystalline oxide semiconductor layer and a crystalline oxide semiconductor layer, a plurality of crystalline oxide semiconductor layers with different crystal structures, or a plurality of non-crystalline oxide semiconductor layers. In the case where the oxide semiconductor layer has a two-layer structure including top and bottom layers, the oxide semiconductor contained in the top layer preferably has a larger energy gap than the oxide semiconductor contained in the bottom layer. However, in the case where the difference in energy gap between the two layers is relatively small, the bottom-layer oxide semiconductor may have a larger energy gap than the top-layer oxide semiconductor.
The materials, the structures, and the forming methods of the non-crystalline oxide semiconductor and the crystalline oxide semiconductors, along with the configurations of the oxide semiconductor layers with stack structures, etc., are described in, for example, Japanese Laid-Open Patent Publication No. 2014-7399. The disclosure of Japanese Laid-Open Patent Publication No. 2014-7399 is incorporated herein by reference in its entirety.
The oxide semiconductor layer may contain, for example, at least one of the following metallic elements: In, Ga, and Zn. The oxide semiconductor layer includes, for example, an In—Ga—Zn—O based semiconductor (e.g., indium gallium zinc oxide). The In—Ga—Zn—O based semiconductor is a ternary oxide composed of In (indium), Ga (gallium), and Zn (zinc). The ratio (composition ratio) of In, Ga, and Zn is not specifically limited, and may be such that, for example, In:Ga:Zn=2:2:1, In:Ga:Zn=1:1:1, or In:Ga:Zn=1:1:2. The oxide semiconductor layer is formed using an oxide semiconductor film containing an In—Ga—Zn—O based semiconductor.
The In—Ga—Zn—O based semiconductor may be amorphous or crystalline. The crystalline In—Ga—Zn—O based semiconductor preferably has the c-axis oriented approximately vertical to the layer surface.
It should be noted that the crystal structure of the crystalline In—Ga—Zn—O based semiconductor is disclosed, for example, in Japanese Laid-Open Patent Publication No. 2014-7399, mentioned earlier, as well as in Japanese Laid-Open Patent Publication Nos. 2012-134475 and 2014-209727. The disclosures of Japanese Laid-Open Patent Publication Nos. 2012-134475 and 2014-209727 are incorporated herein by reference in their entirety. TFTs with In—Ga—Zn—O based semiconductor layers offer high mobility (more than 20 times as high as a-Si TFTs) and low leakage current (less than 1/100 of that of a-Si TFTs). Accordingly, TFTs with In—Ga—Zn—O based semiconductor layers are preferably used as drive TFTs (e.g., the TFTs being included in driver circuits provided around a display area, which includes a plurality of pixel circuits, on the same substrate), and also as pixel TFTs (the TFTs being provided in pixel circuits).
Instead of containing the In—Ga—Zn—O based semiconductor, the oxide semiconductor layer may contain another oxide semiconductor. The oxide semiconductor layer may contain, for example, an In—Sn—Zn—O based semiconductor (e.g., In2O3—SnO2—ZnO or InSnZnO). The In—Sn—Zn—O based semiconductor is a ternary oxide composed of In (indium), Sn (tin), and Zn (zinc). Moreover, the oxide semiconductor layer may contain an In—Al—Zn—O based semiconductor, an In—Al—Sn—Zn—O based semiconductor, a Zn—O based semiconductor, an In—Zn—O based semiconductor, a Zn—Ti—O based semiconductor, a Cd—Ge—O based semiconductor, a Cd—Pb—O based semiconductor, CdO (cadmium oxide), an Mg—Zn—O based semiconductor, an In—Ga—Sn—O based semiconductor, an In—Ga—O based semiconductor, a Zr—In—Zn—O based semiconductor, an Hf—In—Zn—O based semiconductor, or the like. Here, Al, Ti, Cd, Ge, Pb, Mg, Zr, and Hf represent aluminum, titanium, cadmium, germanium, lead, magnesium, zirconium, and hafnium, respectively.
The foregoing has been described with respect to the case where the TFT 21 included in the pixel forming portion 20 is a TFT with a channel layer which is or includes an oxide semiconductor layer. However, peripheral circuits such as source and gate drivers may also be configured by TFTs with channel layers which are or include oxide semiconductor layers.
It should be noted that the frame memory 110, the pause frame number counter circuit, the image comparison circuit 150, and the scan speed determination circuit 160 will also be referred to herein collectively as the “high-speed scanning portion”, and the operating frame number counter circuit 130, the correction value output circuit 170, and the adder-subtracter circuit 180 as the “BC drive portion” or the “gradation value emphasizing drive portion”.
This application claims priority to Japanese Patent Application No. 2016-13971, filed Jan. 28, 2016 and titled “Display Device”, the disclosure of which is incorporated herein by reference.
Number | Date | Country | Kind |
---|---|---|---|
2016-013971 | Jan 2016 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2017/001938 | 1/20/2017 | WO | 00 |