Display device

Information

  • Patent Grant
  • 10527903
  • Patent Number
    10,527,903
  • Date Filed
    Friday, November 16, 2018
    6 years ago
  • Date Issued
    Tuesday, January 7, 2020
    4 years ago
Abstract
A structure for preventing deteriorations of a light-emitting device and retaining sufficient capacitor elements (condenser) required by each pixel is provided. A first passivation film, a second metal layer, a flattening film, a barrier film, and a third metal layer are stacked in this order over a transistor. A side face of a first opening provided with the flattening film is covered by the barrier film, a second opening is formed inside the first opening, and a third metal layer is connected to a semiconductor via the first opening and the second opening. A capacitor element that is formed of a lamination of a semiconductor of a transistor, a gate insulating film, a gate electrode, the first passivation film, and the second metal layer is provided.
Description
BACKGROUND OF THE INVENTION
Field of the Invention

The present invention relates to a technical field concerning a light-emitting apparatus as typified by a display device (apparatus) using a semiconductor device (typically, a transistor) as a device, especially, an electroluminescent display device, and a technical field concerning an electric appliance provided with the display device to an image display unit thereof.


Description of the Related Art

In recent years, a liquid crystal display device formed by integrating a transistor (especially, a thin film transistor) over a substrate and an electroluminescent display device has been well developed. These display device is operated as an image display device by forming a transistor on a glass substrate by using thin film formation technique, and disposing the transistor to each pixel arranged in a matrix configuration.


There are various specifications required to a region for displaying image of the display device (hereinafter, a pixel portion), for example, high-resolution with many number of dots, a large effective display region in each pixel, high luminance image display, no deterioration causing point defects or line defects throughout the pixel portion, or the like. In order to meet these specifications, it is required that not only transistors arranged in each pixel has good performance, but also technique for manufacturing transistors with good yields and in the stable process.


The way of preventing deteriorations of an organic compound become an important issue of an organic electroluminescent display device among other electroluminescent display device for obtaining reliability since the organic electroluminescent display device uses an organic compound as a light-emitting device serving as a light source. That is, in order to manufacture a high reliable display device, it is necessary that the reliability measure be implemented in view of not only the manufacturing process but also the deterioration with time of the completed light-emitting device.


SUMMARY OF THE INVENTION

It is an object of the present invention to provide the structure for preventing the deterioration of a light-emitting device as much as possible and the structure for retaining sufficiently a capacitor element (a condenser) required to each pixel in a light-emitting device as typified by an electroluminescent display device.


A subject-matter of the present invention is to provide a display device that comprises means for solving the above-described problem, that is, means for preventing adverse effects due to the deterioration with time of a flattening film and means for keeping large charge retention characteristics without deteriorating an opening ratio. That is, the display device has a pixel portion in which the flattening film that covers a transistor is sealed by a fine insulating film such as a silicon nitride film, or the like, for preventing the deterioration with time of the flattening film, and a capacitor element having a lamination structure is formed by utilizing merits of multiple wirings for giving the capacitor element large charge retention characteristics without deteriorating an opening ratio.


As used in this specification, the term “light-emitting device” refers to a device that has an illuminant (a light-emitting layer, a carrier injection layer, a carrier transportation layer, a carrier blocking layer, or a lamination layer of organic compounds or inorganic compounds necessary for generating luminescence) interposed between a pair of electrodes (an anode or a cathode). For example, an electroluminescent device is included in the light-emitting device.


Specifically, in the present invention, a display device that comprises a semiconductor, a gate insulating film over the semiconductor, a first metal layer over the gate insulating film, a first passivation film provided over the semiconductor (an active layer), a second metal layer over the first passivation film, a flattening film over the second metal layer, a barrier film over the flattening film, and the third metal layer over the barrier film, wherein a side face of a first opening provided with the flattening film is covered by the barrier film; a second opening provided with a lamination having the gate insulating film, the first passivation film, the barrier film is formed inside the first opening; and the third metal layer is connected to the semiconductor via the first opening and the second opening, the display device comprising: a first capacitor element comprising the semiconductor, the gate insulating film, and the first metal layer; and a second capacitor element comprising the first metal layer, the first passivation film, and the second metal layer.


Specifically, in the present invention, in the case that the capacitor element has the configuration: a first capacitor element comprising the semiconductor, the gate insulating film, and the first metal layer; a second capacitor element comprising the first metal layer, the first passivation film, and the second metal layer; and a third capacitor element comprising the second metal layer, the barrier film, and the third metal layer, a charge injection property can be further improved.


In the present invention, a capacitor element may have the configuration: a first capacitor element comprising the semiconductor, the first gate insulating film, and the first metal layer; and a second capacitor element comprising the first metal layer, the first passivation film, the barrier film, and the third metal layer.


In the present invention, a capacitor element may have the configuration: a capacitor element composed of the semiconductor, the gate insulating film, the first passivation film, the barrier film, and the third metal layer.


In the present invention, a capacitor element may have the configuration: a capacitor element comprising the semiconductor, the gate insulating film, the first passivation film, and the second metal layer.


In the present invention, a capacitor element may have the configuration: a capacitor element comprising the first metal layer, the first passivation film, and the second metal layer.





BRIEF DESCRIPTIONS OF THE DRAWINGS


FIG. 1 shows a top surface view and a circuit diagram of a pixel structure of a display apparatus.



FIGS. 2(A)-2(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIGS. 3(A)-3(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIGS. 4(A)-4(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIGS. 5(A)-5(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIGS. 6(A)-6(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIGS. 7(A)-7(B) shows a cross-sectional view showing a device structure of a display apparatus.



FIG. 8 shows a top surface view and a circuit diagram of a pixel structure of a display apparatus.



FIGS. 9(A)-9(D) shows a top surface view and a circuit diagram of an exterior of a display apparatus.



FIGS. 10(A)-10(H) shows examples of electric appliances.



FIG. 11 shows a diagram showing an impurity distribution in a silicon nitride film.



FIG. 12 shows a diagram showing FT-IR measurement results of a silicon nitride film.



FIG. 13 shows a diagram showing transmittance of a silicon nitride film.



FIG. 14 shows a diagram showing C-V characteristics.



FIGS. 15(A)-15(B) shows a diagram showing C-V characteristics.



FIGS. 16(A)-16(B) shows a cross-sectional view of a silicon nitride film having a MOS structure.



FIG. 17 shows a diagram showing a sputtering device for depositing a silicon nitride film.





DETAILED DESCRIPTION OF THE INVENTION

Hereinafter, embodiment modes relating to the display device of the present invention will be described in detail with reference to the drawings.


Embodiment Mode 1

This embodiment mode shows one example of an electroluminescent display device according to the present invention. FIG. 1A is a view showing a top surface circuit (CAD), and FIG. 1B is a view showing a frame format of the circuit structure of FIG. 1A. Each pixel of an electroluminescent display device shown in FIG. 1B has a signal line 11, a selecting gate line 12, a current line 13, a power source line (a line for supplying constant voltage or constant current) 14, an erase gate line 15, and a current gate line 16. A selecting transistor 17, a driver transistor 18, a video Cs (a capacitor element for a video) 19, an erase transistor 20, a current source transistor 21, an input transistor 22, a retention transistor 23, a current source Cs (a capacitor element for a current source) 24, and a light-emitting device 25 are provided with each pixel. The circuit structure of pixel described in this embodiment mode is disclosed in Application Number (2001) 289983 disclosed by the present applicant. The circuit structure is a novel structure by the present applicant.


As characteristics of the electroluminescent display device described in this embodiment mode, an area of opening ratio (a ratio of effective display region in a pixel area) is not decreased even if any circuit is built beneath a pixel electrode (an anode or a cathode) since light is extracted from the opposite side of a substrate on which a transistor is formed. Of course, the present invention is not exclusively applied to the structure shown in FIGS. 1A and 1B. The present invention can be appropriately applied to another circuit structure by a skilled person.



FIGS. 2A and 2B are views showing a typical cross-sectional structure of one pixel of the electroluminescent display device shown in FIGS. 1A and 1B. FIG. 2A is a cross-sectional view of a selecting transistor 17 and a current source Cs (current source capacitor element) 14. FIG. 2B is a cross-sectional view of a current source Cs 24 and a driver transistor 18.


In FIG. 2A, reference numeral 101 denotes a substrate. For the substrate, a glass substrate, a ceramic substrate, a quartz substrate, a silicon substrate, or a plastic substrate (including a plastic film) can be used. Reference numeral 102 denotes a base film formed of a silicon nitride oxide film, a silicon oxynitride film, or a lamination film of these films. In addition, semiconductors that serve as an active layer of the selecting transistor 17 are built over the base film 102. The active layer has a source region 103, a drain region 104, LDD regions 105a to 105d, and channel formation regions 106a, 106b. Two channel formation regions and four LDD regions are provided between the source region 103 and the drain region 104. At the same time, a lower electrode 108 of the video Cs 19, a lower electrode 109 of the current source Cs 24, and a source region 110, a drain region 111, and a channel formation region 112 that is composing an active layer of the driver transistor 18 are formed.


The source region 103, the drain region 104, and LDD regions 105a to 105d of the selecting transistor 17 are n-type impurity regions. The source region 110 and the drain region 111 of the driver transistor 18 are p-type impurity regions. The channel formation regions 106a and 106b of the selecting transistor 17, the channel formation region 112 of the driver transistor 18, a first electrode (lower electrode) 108 of the video Cs 19, and a first electrode (lower electrode) 109 of the current source Cs 24 is an intrinsic semiconductor (so-called, i-type).


A silicon oxide film, a silicon oxynitride film (hereinafter, which refers to a silicon compound film containing Si of from 25 to 35 atom %, oxygen of from 55 to 65 atom %, nitride of from 1 to 20 atom %, hydrogen of from 0.1 to 10 atom %), an aluminum nitride film, an aluminum oxide film, an aluminum oxynitride film, or a gate insulating film 113 formed of a lamination layer of these insulating films and a silicon nitride film are formed over these semiconductors. The gate insulating film 113 serves as a gate insulating film for the selecting transistor 17 and the driver transistor 18, moreover, as a dielectric of the video Cs 19 and a first dielectric of (lower side derivative) the current source Cs 24.


A gate electrodes 114a and 114b of the selecting transistor 17, and a gate electrode 115 of the driver transistor 18 are formed over the gate insulating film 113 by patterning a first metal layer. In each gate electrode, the first layer of the electrode (a tantalum nitride film) and the second layer of the electrode (a tungsten film) have different shapes. The line width of the first layer of the electrode is larger than that of the second layer of the electrode. A fabrication method for forming the characteristic, a reason for forming the electrode having such structure, an advantage of this structure, and the like, are disclosed in unexamined patent publication No. 2002-57162 by the present applicant. A second electrode (an upper side electrode) 116 of the video Cs 19 and a second electrode (a medium electrode) 117 of the current source Cs 24 are provided simultaneously with forming the gate electrode.


A silicon nitride oxide film (hereinafter, a silicon compound film containing Si of from 25 to 35 atom %, oxygen of from 15 to 30 atom %, nitride of from 20 to 35 atom %, hydrogen of from 15 to 30 atom %, and so forth) is formed as a first passivation film 118 over the gate electrode and Cs electrode. A silicon nitride film is formed by plasma CVD to have a thickness of from 0.1 to 1 μm (preferably, from 0.2 to 0.5 μm). The first passivation film 118 can terminate the dangling bond of the semiconductor which serves as an active layer with hydrogen generated by heat in the first passivation film 118 in the concentration range of form 15 to 25 atom %. Moreover, the first passivation film 118 can be served as a second dielectric (upper side dielectric) in the current source Cs 24.


A drain wiring of the selecting transistor 17 and a third electrode (an upper side electrode) 120 of the current source Cs 24 are formed over the first passivation film 118 by patterning a second metal layer. The drain wiring 119 connects electrically to the drain region 104 of the selecting transistor 17 and the second electrode 116 of the video Cs 19. In addition, any metal layer can be used as the second metal layer, more preferably, a low resistive aluminum film or a copper thin film (including a copper alloy film) is used. It is desirable that adhesiveness with a flattening film 121 that is formed over the second metal layer is considered.


A flattening film 121 is formed to have a thickness ranging from 0.5 to 3 μm over the drain wiring 119 and the third electrode 120. An organic resin film or an inorganic resin film that can be formed by spin-coating may be used for the flattening film 121. Of course, the flattening film 121 can be formed by using an inorganic insulating film that is formed by CVD, sputtering, or another vapor deposition and polished (by mechanical polishing, chemical polishing, or combination of these). For implementation of the present invention, it is preferable to use a photosensitive organic resin film (preferably, a positive type) which can be formed without processing in plasma. Since the photosensitive organic resin film can be patterned by only etching using developer, it can be formed without leaving plasma damage inside the film.


After the process of exposing and developing, the flattening film 121 is provided with the source region 103 of the selecting transistor 17, source regions 110 and 111 of the driver transistor 18, the first electrode 108 of the video Cs 19 (strictly, a p-type impurity region formed adjacent to first electrode 18), and an opening (hereinafter, an opening which is provided with the flattening film 121 is referred to as a first opening) is formed at upper portion of the third electrode 120 of the current source Cs 24. A barrier film 122 is formed ranging from 30 to 100 nm in thick (preferably, from 40 to 60 nm in thick) so as to cover the flattening film having the first opening. Then, an opening is provided with the barrier film 122, the first passivation film 118, and the gate insulating film 113 (hereinafter, an opening which is provided with these insulating films is referred to as a second opening) inside the first opening.


The barrier film 122 is characterized that it is formed of a silicon nitride film having extreme delicate membranous as will hereinafter be described in detail.


In the first opening, the barrier film 122 and the passivation film 118 is in contact with each other at 1 to 5 μm (typically, 2 to 3 μm) so that the flattening film 121 is completely sealed with the barrier film 122 and the first passivation film 118. As a result, even when an organic resin film or a spin-on-glass film (SOG) film is used for the flattening film 121, degasification due to change in properties with time can be effectively prevented. Consequently, the deterioration of transistor characteristics and a light-emitting device with time can also be prevented.


A source wiring 123 of the selecting transistor 17 (which corresponds to the signal line 11 shown in FIG. 1B), a connection wiring 124 (that serves as a source wiring of the driver transistor 18 and corresponds to the power source line 14 shown in FIG. 1B) for connecting the first electrode 108 of the video Cs 19 to the third electrode 120 of the current source Cs 24, and a pixel electrode 125 are provided. These electrodes are connected to the corresponding electrodes via the first opening and the second opening, respectively. In this embodiment mode, these electrodes have a three-layer structure, that is, a titanium film 31, a titanium nitride film 32, and an aluminum film 33 from the bottom (hereinafter, the aluminum film 33 is included an aluminum film added with aluminum alloy film or other elements). As the reason why the structure is adopted: 1) The titanium layer is preferable for the bottom layer in order to have a good ohmic contact with the silicon film. 2) The titanium nitride film is preferable in order to reduce the contact resistance of the titanium film and the aluminum film. 3) The titanium nitride film can be used for a pixel electrode (an anode of a light-emitting device). 4) The light-extraction efficiency may be improved by utilizing the cross-sectional surface of the aluminum film.


In this embodiment mode, the electrode serving as the pixel electrode 125 is composed of the titanium film 31, the titanium nitride film 32, and the aluminum film 33. The titanium nitride film 32 is exposed by removing selectively aluminum film 33 in a light-emitting region (an effective display region). Consequently, the surface of the titanium nitride film 32 can be utilized as an anode of the light-emitting device 25. In addition, when the aluminum film 33 is etched by using the organic resin film 126, the aluminum film 33 is formed to have a tapered shape so as to reflect light through the illuminant 126 in the lateral direction, which is effective in improving light-extraction efficiency on the whole. The reflection efficiency can be seen throughout a range of the pixel electrode, that is, according with an outline of the pixel electrode.


Further, an illuminant (hereinafter, a carrier injection layer, a carrier transporting layer, a carrier blocking layer, a light-emitting layer, an organic or an inorganic material contributing to the recombination of carriers, or a lamination layer of these materials) 126 is interposed between an anode (a titanium nitride film) 32 and a cathode (hereinafter, refers to an electrode containing elements belonging to the first or the second group in the periodic table) 127 to be formed into a light-emitting device 25. Then, the light-emitting device 25 is protected by the second passivation film 128. The second passivation film 128 can be formed of the same material for forming the first passivation film 118, preferably, the same material for forming the barrier film 122 in order to strengthen the protective property. Further, the illuminant 126 can be formed of any known material.


The pixel structure (FIG. 1A) of the electroluminescent display device including the above structures according to the present invention has the characteristics: the selecting gate line 12, the erasing gate line 15, and a current gate line 16 are all formed of the same metal layer (the first metal layer), the signal line 11, a current line 13, and a power source line 14 are all formed of the same metal layer (the second metal layer), and the crossed portion of the first metal layer and the second metal layer is bridged by a third metal layer that is provided at higher portion than the second metal layer.


In case that the first metal layer and the second metal layer are crossed each other, parasitic capacitance is formed since only the first passivation film 118 having comparative thin film thickness of from 0.1 to 0.5 μm is presented therebetween. However, in the case that the first metal layer and the third metal layer is crossed each other, the parasitic capacitance can be almost negligible since the flattening film 121 having thick thickness of from 0.5 to 3 μm.


The device structure has the characteristic: firstly, there are no any problems of the deterioration with time due to degasification of the flattening film 121 since the flattening film 121 is sealed with the first passivation film 118 and the barrier film 122. Consequently, high reliable display device can be manufactured.


Secondly, a large capacitance value can be retained with small area by forming the capacitor element to have a lamination layer. For example, the current source Cs 24 has the structure, wherein the first capacitor element is composed of the first electrode 109, the second electrode 117, and the dielectric (the gate insulating film) 113 and the second capacitor element is composed of the second electrode 117, the third electrode 120, and the dielectric (the first passivation film) 118 are connected in series. Though not shown, the first electrode 109 and the third electrode 120 have the fixed electrical potential (or the same electrical potential). Therefore, a large capacitor value can be retained with small area by forming the capacitor element to have a lamination structure that comprises the first capacitor element composed of the semiconductor/the gate insulating film/the first metal layer, and the second capacitor composed of the first metal layer/the first passivation film/the second metal layer.


In the video Cs 19, a capacitor element is composed of the first electrode 108, the second electrode 116, and the dielectric (the gate insulating film) 113. In such case that it is unnecessary to form a lamination structure, it is possible to form a capacitor element using two electrodes.


Thirdly, a high-luminance electroluminescent display device can be manufactured by improving light-extraction efficiency by using a pixel electrode 125 that has a specialized structure into an anode of the light-emitting device 25. “High-luminance” means that bright images can be exhibited with low power consumption. The low power consumption can slow the deterioration of the light-emitting device 25 and improve the reliability of the light-emitting device.


Thus, the electroluminescent display device of this embodiment mode has high brightness and reliability and can retain sufficient capacitor value (capacitor value for retaining charge) that is required by each pixel by means of using multiple wirings.


A silicon nitride film used in the present invention is a silicon nitride film having an extreme delicate membranous formed by RF sputtering under the process conditions per Table 1 (a typical example is also described therein). Note that in the present invention, the silicon nitride film described here can be applied to all constitutions where a silicon nitride film is used. The term used in Table 1 “RFSP-SiN” refers to a silicon nitride film formed by RF sputtering. In addition, the term “T/S” refers to a distance between a target and a substrate.









TABLE 1







Process Condition of RESP-SiN











Process
Typical




Conditions
Example
Others





Gas
N2 or rare gas/N2
Ar/N2
The purity of all gas





are not more than





4N


Gas flow ratio
N2: 30~100%
Ar:N2 = 20:20
Rare gas can be



rare: 0~70%
(sccm)
introduced from





behind the substrate





as heat gas.


Pressure (Pa)
0.1~1.5
0.8



Frequency
13~40
13.56



(MHz)





Electric power
 5~20
16.5



(W/cm2)





Substrate
RT~350
200



Temperature





(° C.)





Target Material
Materials from
Si (1~10 Ω cm)




single crystal Si





ingot




T/S (mm)
 40~200
60



Back
At most 1 × 10−3
3 × 10−5
Using a


Pressure (Pa)
(preferably, at

turbo-molecular



most 3 × 105)

pump or a





cryopump









Ar used as sputtering gas for heating a substrate is introduced so as to spray on back of the substrate, and mixed with N2 finally, then contributed on sputtering. Deposition conditions shown in Table 1 are just a typical example, and not limited to the described numeral value in Table 1. As long as a physical of a deposited SiN film is in the range of the one that will be subsequently described in Table 4, the deposition conditions can be appropriately changed by an experimenter.



FIG. 17 is a schematic diagram of a sputtering device which is used for depositing a silicon nitride film by RF sputtering. In FIG. 17, reference numeral 30 denotes a chamber wall; reference numeral 31, a movable magnet for forming a magnetic field; reference numeral 32, a silicon single crystal target; reference numeral 33, a protection shutter; reference numeral 34, a substrate to be treated; reference numerals 36a and 36b, heaters; reference numeral 37, a substrate chuck mechanism; reference numeral 38, a protection plate; and reference numeral 39, a bulb (a conductance bulb or a main bulb). Gas introducing pipes 40 and 41 are provided with the chamber wall 30 for introducing N2 (or mixture gas of N2 and rare gas) and rare gas, respectively.


Deposition conditions for forming a silicon nitride film by the conventional plasma CVD are described in Table 2 as a comparative example. Note that the term “PCVD-SiN” refers to a silicon nitride film formed by plasma CVD.









TABLE 2







Plasma CVD Condition









PCVD-SiN





Gas
SiH4/NH3/N2/H2


Gas Flow Rate (sccm)
SiH4:NH3:N2:H2 = 30:240:300:60


Pressure (Pa)
159


Frequency (MHz)
13.56


Electric Power (W/cm2)
0.35


Substrate Temperature (° C.)
325









The Table 3 is a comparative table of typical physical values between the silicon nitride film formed under the deposition conditions described in Table 1 and the silicon nitride film formed under the deposition conditions described in Table 2. Note that the differences between “RFSP-SiN (No. 1)” and “RFSP-SiN (No. 2)” are generated depending on film formation systems. The property of the silicon nitride film for a barrier film of the present invention is not damaged by the differences. Also, the positive and negative signs of an internal stress are changed with compression stress and tensile stress. Here, only an absolute value is described in the table.









TABLE 3







Comparison of Typical SiN Physicality











SiN Film Formed Under





the Conditions Shown in
SiN Film Formed Under




Table 1
the Conditions Shown in













RFSP-SiN
RFSP-SiN
Table 2



Parameter
(No. 1)
(No. 2)
PCVD-SiN film
Others














Relative
7.02~9.30

~7



Permittivity






Refractive
1.91~2.13

2.0~2.1
Wavelength


Index



632.8 nm


Internal Stress
4.17 × 108   

9.11 × 108   



(dyn/cm2)






Etching Rate
0.77~1.31
1~8.6
~30
LAL500, 20° C.


(nm/min)






Si
37.3
51.5
35.0
RBS


Concentration






(atomic %)






N
55.9
48.5
45.0
RBS


Concentration






(atomic %)






H
4 × 1020

1 × 1022
SIMS


Concentration






(atoms/cc)






O
8 × 1020

3 × 1018
SIMS


Concentration






(atoms/cc)






C
1 × 1019

4 × 1017
SIMS


Concentration






(atoms/cc)









As described in Table 3, common characteristics of “RFSP-SiN (No. 1)” and “RFSP-SiN (No. 2)” are having low etching rate (hereinafter, the etching rate is measured at 20° C. using LAL 500) and low hydrogen concentration. The term “LAL 500” refers to “LAL 500 SA Buffered Hydrogen Fluoride”, that is, mixed solution of NH4HF2 (7.13%) and NH4F (15.4%). In addition, an internal stress is smaller than that of absolute value of the silicon nitride film formed by plasma CVD.


Table 4 shows physical parameter of a silicon nitride film formed under the deposition conditions described in Table 1 by the present applicant.









TABLE 4







SiN Physicality Used in the Invention









Parameter
SiN Film Used in the Invention
Others





Relative
7.0~9.5



Permittivity
(preferably 7.3~7.7)



Refractive Index
1.85~2.20
wavelength



(preferably 1.90~2.15)
632.8 nm


Internal Stress
at most 2 × 1010



(dyn/cm2)
(preferably, at most 5 × 108)



Etching Rate
at most 9
LAL500, 20° C.


(nm/min )
(preferably, 0.5~3.5)



Si Concentration
35~55
RBS


(atomic %)
(preferably, 37~52)



N Concentration
45~60
RBS


(atomic %)
(preferably, 48~56)



H Concentration
at most 1 × 1021
SIMS


(atoms/cc)
(preferably, at most 5 × 1020)



O Concentration
5 × 1018~5 × 1021
SIMS


(atoms/cc)
(preferably, 1 × 1019~1 × 1021)



C Concentration
1 × 1018~5 × 1019
SIMS


(atoms/cc)
(preferably, 1 × 1018~2 × 1019)










FIG. 11 is a view showing SIMS (secondary ion mass spectrometry) results of the silicon nitride film, FIG. 12 is a view showing FT-IR results, and FIG. 13 is a view showing the transmittance. FIG. 13 also describes the silicon nitride film formed under the deposition conditions of Table 2. The transmittance is in no way inferior to the conventional PCVD-SiN film.


It is preferable that a silicon nitride film used in the present invention meet the parameter shown in Table 4. That is, it is preferable to meet any one of the following parameters: 1) an etching rate of at most 9 nm (preferably, ranging from 0.5 nm to at most 3.5 nm; 2) hydrogen concentration of at most 1×1021 atoms/cm-3 (preferably, 5×1020 atoms/cm-3); 3) hydrogen concentration of at most 1×1021 atoms/cm-3 (preferably, 5×1020 atoms/cm-3) and oxygen concentration ranging from 5×1018 to 5×1021 atoms/cm-3 (preferably, 1×1019 to 1×1021 atoms/cm-3); 4) an etching rate of at most 9 nm (preferably, ranging from 0.5 nm to at most 3.5 nm) and hydrogen concentration of at most 1×1021 atoms/cm-3 (preferably, 5×1020 atoms/cm-3); and 5) an etching rate of at most 9 nm (preferably, ranging from 0.5 nm to at most 3.5 nm), hydrogen concentration of at most 1×1021 atoms/cm-3 (preferably, 5×1020 atoms/cm-3), and oxygen concentration ranging from 5×1018 to 5×1021 atoms/cm-3 (preferably, 1×1019 to 1×1021 atoms/cm-3).


It is preferable that an absolute value of the internal stress be at most 2×1010 dyn/cm2, more preferably, at most 5×109 dyn/cm2, and more preferably, at most 5×108 dyn/cm2. If the internal stress is reduced, generation of levels at an interface between the silicon nitride film and another film can be reduced. Moreover, peeling-off of a film can be prevented.


A silicon nitride film formed under the deposition conditions described in Table 1 has extreme high blocking effects against Na, Li, and another element belonging to the first or the second group of periodic table, and so the silicon nitride film can prevent effectively the diffusion of these movable ions. For example, a metal film that is aluminum doped with lithium ranging from 0.2 to 1.5 wt % (preferably, 0.5 to 1.0 wt %) is preferable to a cathode of the present invention in terms of a charge injection property, however, there is a threat of damaging an operation of a transistor by the diffusion of lithium. In the present invention, the diffusion of lithium in the direction of a transistor can negligible since the cathode is completely covered by a barrier film.



FIGS. 14 to 16 are data of these facts. FIG. 14 is a view showing changes in C-V characteristics during BT stress test of MOS structure using the silicon nitride film (PCVD-SiN film) formed under the deposition conditions shown in Table 2 as dielectric. The structure of a sample is illustrated in FIG. 16A. Effects of the diffusion of lithium can be ascertained by using Al—Li (aluminum doped with lithium) electrode as a surface electrode. According to FIG. 14, the C-V characteristics are varied due to the BT stress test. It can be found that effects of the diffusion from the surface electrode of lithium are obvious by FIG. 14.


By comparing graphs of FIGS. 15A and 15B, there are little changes in C-V characteristics during BT stress test. It is found that there are little effects of diffusion of lithium, that is, the silicon nitride film formed under the deposition conditions of Table 1 functions effectively as a blocking film.


Thus, the silicon nitride film used in the present invention is extreme delicate and has a high blocking property against movable elements such as Na, Li, or the like, and so prevents the diffusion of the degasification components from the flattening film and prevents effectively Li diffusion from Al—Li electrode, or the like. Consequently, high reliable display device can be manufactured. As the reason that the silicon nitride film is delicate, the present inventor guesses that a thin silicon nitride film is formed on the surface of the silicon single crystal target and the silicon nitride film is stacked on a substrate, so that the silicon cluster becomes hardly mixed into the film.


The silicon nitride film can be formed over a resin film as a barrier film since the silicon nitride film is formed by sputtering at the low temperature ranging from the room temperature to 200° C. It is better to use sputtering than plasma CVD in terms that the silicon nitride film can be stacked over the resin film.


Embodiment Mode 2

An example of forming a current source Cs having a structure different from that of Embodiment Mode 1 will be described in this embodiment. The third metal layer is used as an electrode. Another structure is the same as that of Embodiment Mode 1. See Embodiment Mode 1 for explanation of the different structure. Therefore, only different components from that of Embodiment Mode 1 will be explained in this embodiment mode.



FIGS. 3A and 3B are corresponding to FIGS. 2A and 2B, like components denoted by like numerals as of Embodiment Mode 1 have the same structure explained in Embodiment Mode 1. In this embodiment mode, there is a characteristic in the structure of a current source Cs 26. The flattening film 121 is removed in FIG. 2A. Three capacitor elements are formed into a lamination structure, wherein the first capacitor element composed of the first electrode 109, the dielectric (the gate insulating film 113), and the second electrode 117; the second capacitor element composed of the second electrode 117, the dielectric (the first passivation film 118), and the third electrode 120; and the third capacitor element composed of the third electrode 120, the barrier film 122, and the fourth electrode 301 are stacked.


In this embodiment mode, the first electrode 109 and the third electrode 120 have fixed electrical potential for forming three capacitor elements. Needless to say, the second electrode 117 and the fourth electrode 301 may have fixed electrical potential. That is, it is possible to form capacitor as large as possible by stacking fixed electrical potential electrodes alternately. However, the above-described structure is not exclusive, it can be freely designed which electrode may have fixed electrical potential in the circuit deign process.


Adopting the above-described structure can retain large capacitance with restraining the loss of opening ratio to the minimum since three capacitor elements can be formed with small area. In addition, the structure of the capacitor element described in this embodiment mode can be applied not only to the current source Cs but also the capacitor element required by the video Cs 19 or another pixel.


Embodiment Mode 3

An example of forming a current source Cs formed to have a different structure than that of Embodiment Mode 1 will be described in this embodiment. The third metal layer is used as an electrode. Another structure is the same as that of Embodiment Mode 1. See Embodiment Mode 1 for explanation of the different structure. Therefore, only different components from that of Embodiment Mode 1 will be explained in this embodiment mode.



FIGS. 4A and 4B are corresponding to FIGS. 2A and 2B, like components denoted by like numerals as of Embodiment Mode 1 have the same structure explained in Embodiment Mode 1. In this embodiment mode, there is a characteristic in the structure of a current source Cs 28. The flattening film 121 and the third electrode 120 are removed in FIG. 2A. Two capacitor elements are formed into a lamination structure, wherein the first capacitor element is composed of the first electrode 109, the gate insulating film 113, and the second electrode 117; and the second capacitor element is composed of the second electrode 117, the dielectric (a lamination of the first passivation film 118 and the barrier film 122), and the fourth electrode 401 are stacked. In this case, the structure has the advantage of being able to minimize the probability of deterioration due to a pinhole, or the like, since the dielectric is formed into a lamination.


In this embodiment mode, the first electrode 109 and the fourth electrode 401 have fixed electrical potential for forming two capacitor elements. However, the above-described structure is not exclusive, it can be freely decided which electrode may have fixed electrical potential in the circuit deign process.


Adopting the above-described structure can retain large capacitance with restraining the loss of opening ratio to the minimum since two capacitor elements can be formed with small area. In addition, the structure of the capacitor element described in this embodiment mode can be applied not only to the current source Cs but also the capacitor element required by the video Cs 19 or another pixel.


Embodiment Mode 4

An example of forming a current source Cs formed to have a different structure than that of Embodiment Mode 1 will be described in this embodiment. The third metal layer is used as an electrode. Another structure is the same as that of Embodiment Mode 1. See Embodiment Mode 1 for explanation of the different structure. Therefore, only different components from that of Embodiment Mode 1 will be explained in this embodiment mode.



FIGS. 5A and 5B are corresponding to FIGS. 2A and 2B, like components denoted by like numerals as of Embodiment Mode 1 have the same structure explained in Embodiment Mode 1. In this embodiment mode, there is a characteristic in the structure of a current source Cs 30. The flattening film 121, the third electrode 120, and the second electrode 117 are removed in FIG. 5A. The capacitor element comprises the first electrode 109, the dielectric (a lamination of the gate insulating film 113, the first passivation film 118, and the barrier film 122), and the fourth electrode 501. In this embodiment mode, the first electrode 109 has fixed electrical potential. However, the above-described structure is not exclusive, it can be freely designed which electrode may have fixed electrical potential in the circuit deign process. In this case, the structure has the advantage of being able to minimize the probability of deterioration due to a pinhole, or the like, since the dielectric is formed into a lamination of three insulating films.


In this embodiment mode, the first electrode 109, that is, a semiconductor is doped with impurities imparting a conductive type since the second electrode 117 is not presented. Therefore, in the structure shown in FIGS. 1 to 4B, the first electrode 109 cannot be operated as an electrode unless constant voltage is applied to the second electrode 117. However, in case of adopting the structure described in this embodiment mode, the first electrode can be operated as a capacitance without applying constant voltage to the fourth electrode 501. This effect contributes to reduce the power consumption of the display device.


The above-described structure can be applied not only to the current source Cs but also the capacitor element required in the video Cs 19 or another pixel.


Embodiment Mode 5

An example of forming a current source Cs formed to have a different structure than that of Embodiment Mode 1 will be described in this embodiment. The third metal layer is used as an electrode. Another structure is the same as that of Embodiment Mode 1. See Embodiment Mode 1 for explanation of the different structure. Therefore, only different components from that of Embodiment Mode 1 will be explained in this embodiment mode.



FIGS. 6A and 6B are corresponding to FIGS. 2A and 2B, like components denoted by like numerals as of Embodiment Mode 1 have the same structure explained in Embodiment Mode 1. In this embodiment mode, there is a characteristic in the structure of a current source Cs 32. The second electrode 117 is removed in FIG. 2A. That is, the first electrode 109 can be operated as an electrode without applying constant voltage to the third electrode 120 since the first electrode 109 is doped with impurities. The fact contributes to lower power consumption.


The current source 32 Cs comprises the first electrode 109, the dielectric (a lamination of the gate insulating film 113 and the first passivation film 118), and the third electrode 120. In this case, the structure has the advantage of being able to minimize the probability of deterioration due to a pinhole, or the like, since the dielectric is formed into a lamination. In this embodiment mode, the first electrode 109 has fixed electrical potential. However, the above-described structure is not exclusive, it can be freely decided which electrode may have fixed electrical potential in the circuit deign process.


The above-described structure can be applied not only to the current source Cs but also the capacitor element required in the video Cs 19 or another pixel. In addition, the above-described structure can be implemented by combining any structure in Embodiment Modes 1 to 4.


Embodiment Mode 6

An example of forming a current source Cs formed to have a structure different from that of Embodiment Mode 1 will be described in this embodiment. The third metal layer is used as an electrode. Another structure is the same as that of Embodiment Mode 1. See Embodiment Mode 1 for explanation of the different structure. Therefore, only different components from that of Embodiment Mode 1 will be explained in this embodiment mode.



FIGS. 7A and 7B are corresponding to FIGS. 2A and 2B, like components denoted by like numerals as of Embodiment Mode 1 have the same structure explained in Embodiment Mode 1. In this embodiment mode, there is a characteristic in the structure of a current source Cs 34. The first electrode 109 is removed in FIG. 2A.


The current source 34 Cs comprises the second electrode 117, the dielectric (the first passivation film 118), and the third electrode 120. In this embodiment mode, the third electrode 120 has fixed electrical potential. However, the above-described structure is not exclusive, it can be freely decided which electrode may have fixed electrical potential in the circuit deign process.


The above-described structure can be applied not only to the current source Cs but also the capacitor element required in the video Cs 19 or another pixel. In addition, the above-described structure can be implemented by combining any structure in Embodiment Modes 1 to 4.


Embodiment Mode 7

An example of a pixel structure, which is different from that shown in Embodiment Mode 1, will be described in this embodiment with reference to FIG. 8. The pixel structure shown in FIG. 8A has the characteristics, that is, all of the selecting line 12, the erase gate line 15, and the current gate line 16 are formed of the same metal layer (the first metal layer); all of the signal line 11, the current line 13, and the power source line 14 are formed of the same metal layer (the second metal layer): and the first metal layer and the second metal layer are crossed each other. In this case, parasitic capacitance is formed since the comparative thin first passivation film 118 is formed between the first metal layer and the second metal layer. However, an opening ratio is improved since the number of contact holes is reduced compared with the structure of Embodiment Mode 1.


In the pixel structure shown in this embodiment mode, any capacitor element having a structure shown in Embodiment Modes 1 to 6 can be formed.


Embodiment Mode 8

All of the structures of the thin film transistor described in Embodiment Modes 1 to 7 become top-gate structures (specifically, planar structures). In each embodiment mode, however, a bottom-gate structure (typically, reverse stagger structure) can be adopted as well. In that case, only the positions of a semiconductor layer serving as an active layer, or the like, and the first metal layer serving as the gate electrode, or the like become reversed. Moreover, the structure can be applied to not only to the thin film transistor but also a MOS structure transistor formed by using silicon, of course.


Embodiment Mode 9

The display devices shown in Embodiment Modes 1 to 8 each exemplifies an electroluminescence display device. However, the device structure itself is common to the case of applying the device structure to a liquid crystal display device and if the structure of the pixel electrode is changed, it can be applied to a liquid crystal display device, a field emission display device, and other display devices having a plurality of pixel.


Embodiment Mode 10

In this embodiment, the structure of an entire electroluminescence display device to which the present invention is applicable will be described with reference to FIGS. 9A to 9D. FIG. 9 is a top view of an electroluminescence display device formed by sealing an element substrate in which thin film transistors are formed with a sealing material. FIG. 9B is a cross-sectional view along a line B-B′ in FIG. 9A. FIG. 9C is a cross-sectional view along a line A-A′ in FIG. 9A.


A pixel portion (display portion) 202, a data line driver circuit 203 which is provided to encircle the pixel portion 202, gate line driver circuits 204a and 204b, and a protective circuit 205 are all located over a substrate 201. And a seal material 206 is provided to encircle all of these. For the structure of the pixel portion 202, see Embodiment Modes 1 to 8 and these explanations. For forming the seal material 206, a glass material, a metallic material (typically, a stainless material), a ceramic material, or a plastic material (including a plastic film) can be used. As shown in Embodiments 1 to 8, it can be also sealed with only an insulating film.


The seal material 206 may be provided to partially overlap with the data line driver circuit 203, the gate line driver circuits 204a and 204b, and the protective circuit 205. A sealing material 207 is provided using the seal material 206, so that a closed space 208 is formed by the substrate 201, the seal material 206, and the sealing material 207. A hygroscopic agent (barium oxide, calcium oxide, or the like) 209 is provided in advance in a concave portion of the sealing material 207, so that it has a function of absorbing moisture, oxygen, or the like, to keep an atmosphere clean in an inner portion of the above closed space 208, thereby suppressing the deterioration of a luminous body. The concave portion is covered with a cover material 210 with a fine mesh shape. The cover material 210 allows air and moisture to pass therethrough but not the hygroscopic agent 209. Note that the closed space 208 is preferably filled with a noble gas such as nitrogen or argon, and can be also filled with a resin or a liquid if it is inert.


Also, an input terminal portion 211 for transmitting signals to the data line driver circuit 203 and the gate line driver circuits 204a, 204b are provided over the substrate 201. Data signals such as video signals are transferred to the input terminal portion 211 via a FPC (flexible printed circuit) 212. With respect to a cross section of the input terminal portion 211, as shown in FIG. 9B, an input wiring 213 formed together with a gate wiring or a data wiring is electrically connected with a wiring 215 provided in the FPC 212 side through a resin 217 to which conductors 216 are dispersed. Note that a gold or silver coated spherical polymer compound is preferably used for the conductors 216.


Also, an enlarged view of a region 218 surrounded by a dotted line in FIG. 9C is shown in FIG. 9D. The protective circuit 205 is preferably composed by combining a thin film transistor 219 and a capacitor 220, capacitor element having the structure shown in the Embodiment Modes 1 to 7 may be used as the capacitor 220.


In this embodiment, the protective circuit 205 is provided between the input terminal portion 211 and the data line driver circuit 203. When an electrostatic signal such as an unexpected pulse signal is inputted therebetween, the protective circuit carries out its role to release the pulse signal to the outside. At this time, first, a high voltage signal which is instantaneously inputted is dulled by the capacitor 220, and other high voltages can be released to the outside through a circuit composed of a thin film transistor and a thin film diode. Of course, the protective circuit may be provided in other location, for example, a location between the pixel portion 202 and the data line driver circuit 203 or locations between the pixel portion 202 and the gate line driver circuits 204a and 204b.


As described above, according to this embodiment, when the present invention is carried out, an example in which the capacitor used for the protective circuit for electrostatic measures and the like which is provided in the input terminal portion is simultaneously formed is indicated. This embodiment mode can be carried out by being combined with any structure of Embodiment Modes 1 to 9.


Embodiment Mode 11

Examples of electric appliances employing a display device of the present invention to a display portion therein can be given as a video camera, a digital camera, a goggle type display (head mounted display), a navigation system, an audio reproducing apparatus (car audio, an audio component, and the like), a laptop computer, a game machine, a portable information terminal (a mobile computer, a cellular phone, a portable game machine, an electronic book, or the like), and an image reproducing apparatus including a recording medium (specifically, an apparatus capable of processing data in a recording medium such as a Digital Versatile Disk (DVD) and having a display that can display the image of the data). Practical examples of these electric appliances are shown in FIGS. 10A to 10H.



FIG. 10A shows a television, which comprises a casing 2001, a supporting base 2002, a display portion 2003, speaker units 2004, a video input terminal 2005, or the like. The present invention is applied to the display portion 2003. The term “television” includes every television for displaying information such as a personal computer, a TV broadcast, and an advertisement.



FIG. 10B shows a digital camera, which comprises a main body 2101, a display portion 2102, an image receiving unit 2103, operation keys 2104, an external connection port 2105, a shutter 2106, or the like. The present invention is applied to the display portion 2102.



FIG. 10C shows a laptop computer, which comprises a main body 2201, a casing 2202, a display portion 2203, a keyboard 2204, an external connection port 2205, a pointing mouse 2206, or the like. The present invention is applied to the display portion 2203.



FIG. 10D shows a mobile computer, which comprises a main body 2301, a display portion 2302, a switch 2303, operation keys 2304, an infrared ray port 2305, or the like. The present invention is applied to the display portion 2302.



FIG. 10E shows a portable image reproducing apparatus equipped with a recording medium (specifically, a DVD player). The apparatus comprises a main body 2401, a casing 2402, a display portion A 2403, a display portion B 2404, a recording medium (DVD, or the like) reading unit 2405, operation keys 2406, speaker units 2407, or the like. The display portion A 2403 mainly displays image information whereas the display portion B 2404 mainly displays text information. The present invention is applied to the display portions A 2403 and B 2404. The term image reproducing apparatus equipped with a recording medium includes domestic game machines.



FIG. 10F shows a goggle type display (head mounted display), which comprises a main body 2501, display portions 2502, and arm units 2503. The present invention is applied to the display portion 2502.



FIG. 10G shows a video camera, which comprises a main body 2601, a display portion 2602, a casing 2603, an external connection port 2604, a remote control receiving unit 2605, an image receiving unit 2606, a battery 2607, an audio input unit 2608, operation keys 2609, an eye piece unit 2610, or the like. The present invention is applied to the display portion 2602.



FIG. 10H shows a cellular phone, which comprises a main body 2701, a casing 2702, a display portion 2703, an audio input unit 2704, an audio output unit 2705, operation keys 2706, an external connection port 2707, an antenna 2708, or the like. The present invention is applied to the display portion 2703. If the display portion 2703 displays white characters on a black background, power consumption of the cellular phone can be reduced.


As described above, the display device obtained by implementing the present invention may be used as the display portions of any electric appliance. The electric appliances shown in this embodiment mode may use any structure of the display device shown in Embodiment Modes 1 to 9.


According to the present invention, firstly, since the flattening film is sealed by the first passivation film or the barrier film, there is no problem of deterioration with time due to degasification of the flattening film and a high reliable display apparatus can be obtained. Secondly, large capacitance value can be retained with small area by forming a capacitor element into a lamination structure. Thirdly, a high luminance electroluminescent display apparatus can be manufactured by improving light extraction efficiency by means of using a pixel electrode having specialized structure into an anode of a light-emitting device, and simultaneously, reliability of a light-emitting apparatus can be improved by preventing the deterioration of the light-emitting device by means of lowering power consumption.


Therefore, the display apparatus according to the present invention can retain sufficient large capacitance values (capacitance values for retaining charges) required by each pixel by utilizing multiple wirings. And, a high reliable and high luminance display apparatus can be manufactured by forming a structure capable of preventing deteriorations of a light-emitting device as much as possible.

Claims
  • 1. A display device comprising: a first semiconductor film;a second semiconductor film;a first conductive film;a second conductive film;a first insulating film between the first semiconductor film and the first conductive film and between the second semiconductor film and the second conductive film;a first silicon nitride film over the first semiconductor film, the second semiconductor film, the first insulating film, the first conductive film, and the second conductive film;an organic resin film over the first silicon nitride film;a second silicon nitride film over the organic resin film; anda first electrode over the second silicon nitride film,wherein the first semiconductor film and the first conductive film are provided in a pixel portion,wherein the second semiconductor film and the second conductive film are provided in a protective circuit,wherein the organic resin film overlaps with the first semiconductor film and the second conductive film,wherein each of the first conductive film and the second conductive film comprises a region serving as a gate electrode,wherein the first silicon nitride film comprises a first opening,wherein the organic resin film comprises a second opening,wherein the second silicon nitride film comprises a third opening,wherein the first opening and the second opening overlap each other,wherein the first opening and the third opening overlap each other,wherein the second opening and the third opening overlap each other,wherein an upper end portion of a side surface of the organic resin film is round at the second opening,wherein the second silicon nitride film covers a top surface and the side surface of the organic resin film,wherein the first silicon nitride film is in contact with the second silicon nitride film at the second opening,wherein the first electrode is electrically connected to the first semiconductor film via the first opening and the third opening,wherein the first electrode is in contact with a side surface of the first silicon nitride film at the first opening, andwherein the first electrode is in contact with a side surface of the second silicon nitride film at the third opening.
  • 2. The display device according to claim 1, wherein the first electrode is electrically connected to the first semiconductor film via the first opening, the second opening, and the third opening.
  • 3. The display device according to claim 1, wherein the second silicon nitride film is a single layer.
  • 4. The display device according to claim 1, wherein the display device is an electroluminescence display device.
  • 5. The display device according to claim 1, wherein the display device is a liquid crystal display device.
  • 6. The display device according to claim 1, further comprising a second electrode electrically connected to the first semiconductor film, wherein the second electrode comprises copper.
  • 7. The display device according to claim 1, further comprising a third conductive film over and in direct contact with the first conductive film, wherein a width of the first conductive film is larger than a width of the third conductive film.
  • 8. An electric appliance comprising the display device according to claim 1.
  • 9. A display device comprising: a first semiconductor film;a second semiconductor film;a first conductive film;a second conductive film;a first insulating film between the first semiconductor film and the first conductive film and between the second semiconductor film and the second conductive film;a first silicon nitride film over the first semiconductor film, the second semiconductor film, the first insulating film, the first conductive film, and the second conductive film;an organic resin film over the first silicon nitride film;a second silicon nitride film over the organic resin film; anda first electrode over the second silicon nitride film,wherein the first semiconductor film and the first conductive film are provided in a pixel portion,wherein the second semiconductor film and the second conductive film are provided in a portion other than the pixel portion,wherein the organic resin film overlaps with the first semiconductor film,wherein each of the first conductive film and the second conductive film comprises a region serving as a gate electrode,wherein the first silicon nitride film comprises a first opening,wherein the organic resin film comprises a second opening,wherein the second silicon nitride film comprises a third opening,wherein the first opening and the second opening overlap each other,wherein the first opening and the third opening overlap each other,wherein the second opening and the third opening overlap each other,wherein an upper end portion of a side surface of the organic resin film is round at the second opening,wherein the second silicon nitride film covers a top surface and the side surface of the organic resin film,wherein the first silicon nitride film is in contact with the second silicon nitride film at the second opening,wherein the first electrode is electrically connected to the first semiconductor film via the first opening and the third opening,wherein the first electrode is in contact with a side surface of the first silicon nitride film at the first opening, andwherein the first electrode is in contact with a side surface of the second silicon nitride film at the third opening.
  • 10. The display device according to claim 9, wherein the first electrode is electrically connected to the first semiconductor film via the first opening, the second opening, and the third opening.
  • 11. The display device according to claim 9, wherein the second silicon nitride film is a single layer.
  • 12. The display device according to claim 9, wherein the display device is an electroluminescence display device.
  • 13. The display device according to claim 9, wherein the display device is a liquid crystal display device.
  • 14. The display device according to claim 9, further comprising a second electrode electrically connected to the first semiconductor film, wherein the second electrode comprises copper.
  • 15. The display device according to claim 9, further comprising a third conductive film over and in direct contact with the first conductive film, wherein a width of the first conductive film is larger than a width of the third conductive film.
  • 16. An electric appliance comprising the display device according to claim 9.
Priority Claims (1)
Number Date Country Kind
2002-143711 May 2002 JP national
US Referenced Citations (345)
Number Name Date Kind
3597667 Horn Aug 1971 A
4313782 Sokoloski Feb 1982 A
4342617 Fu et al. Aug 1982 A
4347586 Natsui Aug 1982 A
4409724 Tasch, Jr. et al. Oct 1983 A
4447272 Saks May 1984 A
4566175 Smayling et al. Jan 1986 A
4651406 Shimizu et al. Mar 1987 A
4808845 Suzuki et al. Feb 1989 A
4823180 Wieder et al. Apr 1989 A
4851370 Doklan et al. Jul 1989 A
4886962 Gofuku et al. Dec 1989 A
4951100 Parrillo Aug 1990 A
5055906 Mase et al. Oct 1991 A
5063378 Roach Nov 1991 A
RE33829 Castleberry Feb 1992 E
5102813 Kobayashi et al. Apr 1992 A
5113511 Nelson et al. May 1992 A
5142344 Yamazaki Aug 1992 A
5169792 Katoh et al. Dec 1992 A
5182620 Shimada et al. Jan 1993 A
5191373 Nakano Mar 1993 A
5198685 Kitani et al. Mar 1993 A
5212119 Hah et al. May 1993 A
5247289 Matsueda Sep 1993 A
5292675 Codama Mar 1994 A
5292677 Dennison Mar 1994 A
5306651 Masumo et al. Apr 1994 A
5308998 Yamazaki et al. May 1994 A
5313076 Yamazaki et al. May 1994 A
5324974 Liao Jun 1994 A
5343066 Okamoto et al. Aug 1994 A
5359206 Yamamoto et al. Oct 1994 A
5365079 Kodaira et al. Nov 1994 A
5412493 Kunii et al. May 1995 A
5414278 Kobayashi et al. May 1995 A
5414442 Yamazaki et al. May 1995 A
5424752 Yamazaki et al. Jun 1995 A
5426315 Pfiester Jun 1995 A
5440163 Ohhashi Aug 1995 A
5444457 Hotto Aug 1995 A
5446562 Sato Aug 1995 A
5459596 Ueda et al. Oct 1995 A
5466617 Shannon Nov 1995 A
5468987 Yamazaki et al. Nov 1995 A
5476802 Yamazaki et al. Dec 1995 A
5479052 Yuuki Dec 1995 A
5485019 Yamazaki et al. Jan 1996 A
5497021 Tada Mar 1996 A
5498562 Dennison et al. Mar 1996 A
5499123 Mikoshiba Mar 1996 A
5504020 Aomori et al. Apr 1996 A
5504029 Murata et al. Apr 1996 A
5508209 Zhang et al. Apr 1996 A
5512779 Noda Apr 1996 A
5521107 Yamazaki et al. May 1996 A
5523257 Yamazaki et al. Jun 1996 A
5545577 Tada Aug 1996 A
5563427 Yudasaka et al. Oct 1996 A
5576231 Konuma et al. Nov 1996 A
5576655 Fujihira et al. Nov 1996 A
5580381 Yamagata Dec 1996 A
5583369 Yamazaki et al. Dec 1996 A
5585949 Yamazaki et al. Dec 1996 A
5585951 Noda et al. Dec 1996 A
5612254 Mu et al. Mar 1997 A
5619045 Konuma et al. Apr 1997 A
5620905 Konuma et al. Apr 1997 A
5623157 Miyazaki et al. Apr 1997 A
5627084 Yamazaki et al. May 1997 A
5635423 Huang et al. Jun 1997 A
5650338 Yamazaki et al. Jul 1997 A
5663077 Adachi et al. Sep 1997 A
5672900 Konuma et al. Sep 1997 A
5674771 Machida et al. Oct 1997 A
5680147 Yamazaki et al. Oct 1997 A
5696386 Yamazaki Dec 1997 A
5706064 Fukunaga et al. Jan 1998 A
5712495 Suzawa Jan 1998 A
5719065 Takemura et al. Feb 1998 A
5721601 Yamaji et al. Feb 1998 A
5729035 Anma Mar 1998 A
5733797 Yamaha Mar 1998 A
5737049 Shin et al. Apr 1998 A
5747355 Konuma et al. May 1998 A
5747830 Okita May 1998 A
5771110 Hirano et al. Jun 1998 A
5781254 Kim et al. Jul 1998 A
5784073 Yamazaki et al. Jul 1998 A
5786241 Shimada Jul 1998 A
5789762 Koyama et al. Aug 1998 A
5804878 Miyazaki et al. Sep 1998 A
5805252 Shimada et al. Sep 1998 A
5808315 Murakami et al. Sep 1998 A
5814529 Zhang Sep 1998 A
5815226 Yamazaki et al. Sep 1998 A
5818550 Kadota et al. Oct 1998 A
5831284 Park et al. Nov 1998 A
5847410 Nakajima Dec 1998 A
5849611 Yamazaki et al. Dec 1998 A
5879969 Yamazaki et al. Mar 1999 A
5880038 Yamazaki et al. Mar 1999 A
5893623 Muramatsu Apr 1999 A
5895937 Su et al. Apr 1999 A
5913112 Yamazaki et al. Jun 1999 A
5917225 Yamazaki et al. Jun 1999 A
5939731 Yamazaki et al. Aug 1999 A
5940732 Zhang Aug 1999 A
5945711 Takemura et al. Aug 1999 A
5946561 Yamazaki et al. Aug 1999 A
5952708 Yamazaki Sep 1999 A
5956105 Yamazaki et al. Sep 1999 A
5962870 Yamazaki et al. Oct 1999 A
5962872 Zhang et al. Oct 1999 A
5982460 Zhang et al. Nov 1999 A
5990542 Yamazaki Nov 1999 A
6001539 Lyu et al. Dec 1999 A
6013928 Yamazaki et al. Jan 2000 A
6013929 Ohtani Jan 2000 A
6031290 Miyazaki et al. Feb 2000 A
6037712 Codama et al. Mar 2000 A
6057904 Kim et al. May 2000 A
6069443 Jones et al. May 2000 A
6078316 Page et al. Jun 2000 A
6100954 Kim et al. Aug 2000 A
6115090 Yamazaki Sep 2000 A
6124904 Sato Sep 2000 A
6136624 Kemmochi et al. Oct 2000 A
6141066 Matsushima Oct 2000 A
6147375 Yamazaki et al. Nov 2000 A
6150692 Iwanaga et al. Nov 2000 A
6166414 Miyazaki et al. Dec 2000 A
6169293 Yamazaki Jan 2001 B1
6188452 Kim et al. Feb 2001 B1
6211928 Oh et al. Apr 2001 B1
6215154 Ishida et al. Apr 2001 B1
6221564 Jeng et al. Apr 2001 B1
6229506 Dawson et al. May 2001 B1
6236106 Sato May 2001 B1
6239470 Yamazaki May 2001 B1
6252297 Kemmochi et al. Jun 2001 B1
6271066 Yamazaki et al. Aug 2001 B1
6271543 Ohtani et al. Aug 2001 B1
6274516 Kamei et al. Aug 2001 B1
6274887 Yamazaki et al. Aug 2001 B1
6294799 Yamazaki et al. Sep 2001 B1
6303493 Lee Oct 2001 B1
6306559 Tanamura et al. Oct 2001 B1
6306694 Yamazaki et al. Oct 2001 B1
6320224 Zhang Nov 2001 B1
6330043 Kikkawa et al. Dec 2001 B1
6335555 Takemura et al. Jan 2002 B1
6346718 Yamanaka et al. Feb 2002 B1
6356318 Kawahata Mar 2002 B1
6372558 Yamanaka et al. Apr 2002 B1
6392255 Shibata et al. May 2002 B1
6420200 Yamazaki et al. Jul 2002 B1
6429053 Yamazaki et al. Aug 2002 B1
6448612 Miyazaki et al. Sep 2002 B1
6451636 Segawa et al. Sep 2002 B1
6472258 Adkisson et al. Oct 2002 B1
6475836 Suzawa et al. Nov 2002 B1
6476447 Yamazaki et al. Nov 2002 B1
6492659 Yamazaki et al. Dec 2002 B1
6495920 Lee Dec 2002 B2
6501096 Hashimoto et al. Dec 2002 B1
6512504 Yamauchi et al. Jan 2003 B1
6514855 Suzuki et al. Feb 2003 B1
6515300 Den Boer et al. Feb 2003 B2
6521913 Murade Feb 2003 B1
6538301 Yamada et al. Mar 2003 B1
6542205 Ohtani et al. Apr 2003 B2
6556257 Ino Apr 2003 B2
6562672 Yamazaki et al. May 2003 B2
6566711 Yamazaki et al. May 2003 B1
6576926 Yamazaki et al. Jun 2003 B1
6580454 Perner et al. Jun 2003 B1
6580475 Yamazaki et al. Jun 2003 B2
6583472 Shibata et al. Jun 2003 B1
6593592 Yamazaki et al. Jul 2003 B1
6593990 Yamazaki Jul 2003 B1
6599818 Dairiki Jul 2003 B2
6605826 Yamazaki et al. Aug 2003 B2
6608353 Miyazaki et al. Aug 2003 B2
6614076 Kawasaki et al. Sep 2003 B2
6617611 Hasegawa et al. Sep 2003 B2
6620663 Sune Sep 2003 B1
6624450 Yamazaki et al. Sep 2003 B1
6657230 Murade Dec 2003 B1
6657260 Yamazaki et al. Dec 2003 B2
6657692 Shiota Dec 2003 B2
6664145 Yamazaki et al. Dec 2003 B1
6664732 Yamazaki et al. Dec 2003 B2
6677621 Yamazaki et al. Jan 2004 B2
6680577 Inukai et al. Jan 2004 B1
6689492 Yamazaki et al. Feb 2004 B1
6690031 Ohtani et al. Feb 2004 B1
6690033 Yamazaki et al. Feb 2004 B2
6730948 Umeda et al. May 2004 B2
6739931 Yamazaki et al. May 2004 B2
6740599 Yamazaki et al. May 2004 B2
6768259 Hirano Jul 2004 B2
6774578 Tanada Aug 2004 B2
6777710 Koyama Aug 2004 B1
6778232 Nakata et al. Aug 2004 B2
6784037 Yamazaki et al. Aug 2004 B2
6784949 Nagata et al. Aug 2004 B1
6791129 Inukai Sep 2004 B2
6791521 Isami et al. Sep 2004 B2
6800875 Yamazaki Oct 2004 B1
6822629 Yamazaki et al. Nov 2004 B2
6825488 Yamazaki et al. Nov 2004 B2
6828950 Koyama Dec 2004 B2
6833560 Konuma et al. Dec 2004 B2
6842660 Tripathi et al. Jan 2005 B2
6855954 Zhang Feb 2005 B1
6867434 Yamazaki Mar 2005 B2
6875999 Koyama et al. Apr 2005 B2
6879309 Yamauchi et al. Apr 2005 B2
6900462 Suzawa et al. May 2005 B2
6903377 Yamazaki et al. Jun 2005 B2
6905903 Hasegawa et al. Jun 2005 B2
6909114 Yamazaki Jun 2005 B1
6911688 Yamazaki et al. Jun 2005 B2
6936846 Koyama et al. Aug 2005 B2
6940180 Uchiyama Sep 2005 B1
6943369 Hayashi Sep 2005 B2
6955953 Yamazaki et al. Oct 2005 B2
6958251 Yamazaki et al. Oct 2005 B2
6958489 Kimura Oct 2005 B2
6960786 Yamazaki et al. Nov 2005 B2
6967129 Yamazaki et al. Nov 2005 B2
6972263 Yamazaki et al. Dec 2005 B2
6972435 Ohtani Dec 2005 B2
6977394 Yamazaki et al. Dec 2005 B2
7038239 Murakami et al. May 2006 B2
7057694 Shiota Jun 2006 B2
7084517 Uchiyama Aug 2006 B2
7132693 Konuma et al. Nov 2006 B2
7138967 Kimura Nov 2006 B2
7141821 Yamazaki et al. Nov 2006 B1
7142781 Koyama et al. Nov 2006 B2
7148510 Yamazaki et al. Dec 2006 B2
7242021 Yamazaki et al. Jul 2007 B2
7256421 Yamazaki et al. Aug 2007 B2
7274349 Yamauchi et al. Sep 2007 B2
7301209 Takemura et al. Nov 2007 B2
7342251 Yamazaki et al. Mar 2008 B2
7361931 Yamazaki Apr 2008 B2
7365393 Yamazaki et al. Apr 2008 B2
7375376 Yamazaki et al. May 2008 B2
7411215 Hayakawa et al. Aug 2008 B2
7442991 Yamazaki et al. Oct 2008 B2
7554116 Yamazaki et al. Jun 2009 B2
7671369 Yamazaki et al. Mar 2010 B2
7843407 Yamauchi et al. Nov 2010 B2
7855381 Yamazaki Dec 2010 B2
7859520 Kimura Dec 2010 B2
7955975 Murakami et al. Jun 2011 B2
7964874 Yamazaki et al. Jun 2011 B2
7973867 Shiota Jul 2011 B2
7989808 Yamazaki et al. Aug 2011 B2
7994504 Murakami et al. Aug 2011 B2
7999263 Murakami et al. Aug 2011 B2
8008666 Yamazaki et al. Aug 2011 B2
8115210 Yamazaki et al. Feb 2012 B2
8120031 Yamazaki et al. Feb 2012 B2
8120033 Murakami et al. Feb 2012 B2
8203147 Yamazaki Jun 2012 B2
8207537 Yamazaki et al. Jun 2012 B2
8368072 Hayakawa et al. Feb 2013 B2
8415669 Yamazaki et al. Apr 2013 B2
8471259 Yamazaki et al. Jun 2013 B2
8502215 Murakami et al. Aug 2013 B2
8599109 Kimura Dec 2013 B2
8643021 Yamazaki et al. Feb 2014 B2
8709847 Hayakawa et al. Apr 2014 B2
8748895 Yamazaki et al. Jun 2014 B2
8835271 Yamazaki et al. Sep 2014 B2
8927994 Yamazaki et al. Jan 2015 B2
8946717 Murakami et al. Feb 2015 B2
8946718 Murakami et al. Feb 2015 B2
9105727 Murakami et al. Aug 2015 B2
9165991 Yamazaki et al. Oct 2015 B2
9366930 Yamazaki et al. Jun 2016 B2
9406806 Murakami et al. Aug 2016 B2
9508756 Yamazaki et al. Nov 2016 B2
20010005606 Tanaka et al. Jun 2001 A1
20010009283 Arao et al. Jul 2001 A1
20010030322 Yamazaki et al. Oct 2001 A1
20010036462 Fong et al. Nov 2001 A1
20010051416 Yamazaki et al. Dec 2001 A1
20010053559 Nagao et al. Dec 2001 A1
20010055841 Yamazaki et al. Dec 2001 A1
20020036462 Hirano Mar 2002 A1
20020051382 Matsubara et al. May 2002 A1
20020052124 Raaijmakers et al. May 2002 A1
20020055206 Zhang May 2002 A1
20020071072 Ohtani et al. Jun 2002 A1
20020132399 Shibata et al. Sep 2002 A1
20020145116 Choo et al. Oct 2002 A1
20020155706 Mitsuki et al. Oct 2002 A1
20020163043 Zhang et al. Nov 2002 A1
20020177326 Klee et al. Nov 2002 A1
20020179969 Miyazaki et al. Dec 2002 A1
20020195603 Arao et al. Dec 2002 A1
20030057419 Murakami et al. Mar 2003 A1
20030090447 Kimura May 2003 A1
20030129790 Yamazaki et al. Jul 2003 A1
20030173570 Yamazaki et al. Sep 2003 A1
20030189207 Murakami et al. Oct 2003 A1
20030189210 Yamazaki et al. Oct 2003 A1
20030193054 Hayakawa et al. Oct 2003 A1
20030197178 Yamazaki et al. Oct 2003 A1
20030206332 Yamazaki et al. Nov 2003 A1
20030210358 Zhang et al. Nov 2003 A1
20030230764 Yamazaki et al. Dec 2003 A1
20040023445 Miyazaki et al. Feb 2004 A1
20040051102 Miyazaki et al. Mar 2004 A1
20040072380 Yamazaki et al. Apr 2004 A1
20040075094 Yamazaki et al. Apr 2004 A1
20040080263 Yamazaki et al. Apr 2004 A1
20040135181 Yamazaki et al. Jul 2004 A1
20050056848 Yamazaki et al. Mar 2005 A1
20050056948 Uchiyama Mar 2005 A1
20050087741 Yamazaki Apr 2005 A1
20050132549 Shih et al. Jun 2005 A1
20050205868 Yamazaki et al. Sep 2005 A1
20050233507 Yamazaki et al. Oct 2005 A1
20050276912 Yamamoto et al. Dec 2005 A1
20050282305 Murakami et al. Dec 2005 A1
20050287722 Zhang Dec 2005 A1
20060060861 Yamazaki et al. Mar 2006 A1
20070001236 Yamazaki et al. Jan 2007 A1
20070096106 Yamazaki et al. May 2007 A1
20070096224 Takemura et al. May 2007 A1
20070184665 Yamazaki et al. Aug 2007 A1
20070278489 Yamazaki et al. Dec 2007 A1
20080061299 Takemura et al. Mar 2008 A1
20080230871 Yamazaki et al. Sep 2008 A1
20080246039 Zhang Oct 2008 A1
20090014724 Yamazaki et al. Jan 2009 A1
20090072235 Zhang et al. Mar 2009 A1
20110090209 Yamauchi et al. Apr 2011 A1
20110309364 Yamazaki et al. Dec 2011 A1
Foreign Referenced Citations (137)
Number Date Country
0556484 Aug 1993 EP
0589478 Mar 1994 EP
0603866 Jun 1994 EP
0680082 Nov 1995 EP
0795904 Sep 1997 EP
0878840 Nov 1998 EP
1031873 Aug 2000 EP
1049176 Nov 2000 EP
1065725 Jan 2001 EP
1081676 Mar 2001 EP
1122773 Aug 2001 EP
1128430 Aug 2001 EP
1128439 Aug 2001 EP
1148553 Oct 2001 EP
1566837 Aug 2005 EP
1615275 Jan 2006 EP
2259328 Dec 2010 EP
2262031 Dec 2010 EP
55-041703 Mar 1980 JP
56-081973 Jul 1981 JP
56-111258 Sep 1981 JP
57-058363 Apr 1982 JP
57-104218 Jun 1982 JP
58-037967 Mar 1983 JP
58-197761 Nov 1983 JP
60-136259 Jul 1985 JP
60-202931 Oct 1985 JP
61-220341 Sep 1986 JP
62-084562 Apr 1987 JP
62-274729 Nov 1987 JP
63-043330 Feb 1988 JP
63-314862 Dec 1988 JP
64-054762 Mar 1989 JP
01-156725 Jun 1989 JP
02-025024 Jan 1990 JP
02-039541 Feb 1990 JP
02-044769 Feb 1990 JP
02-100024 Apr 1990 JP
02-159730 Jun 1990 JP
02-214152 Aug 1990 JP
02-234134 Sep 1990 JP
03-020046 Jan 1991 JP
03-095938 Apr 1991 JP
03-095939 Apr 1991 JP
03-126921 May 1991 JP
03-280018 Dec 1991 JP
03-280420 Dec 1991 JP
04-139828 May 1992 JP
04-142740 May 1992 JP
04-155834 May 1992 JP
04-180219 Jun 1992 JP
04-196328 Jul 1992 JP
04-239731 Aug 1992 JP
04-299566 Oct 1992 JP
04-358129 Dec 1992 JP
05-055581 Mar 1993 JP
05-055582 Mar 1993 JP
05-082442 Apr 1993 JP
05-114724 May 1993 JP
05-226364 Sep 1993 JP
05-232515 Sep 1993 JP
05-249478 Sep 1993 JP
05-259458 Oct 1993 JP
05-275373 Oct 1993 JP
05-299581 Nov 1993 JP
06-067210 Mar 1994 JP
06-130414 May 1994 JP
06-169086 Jun 1994 JP
06-232160 Aug 1994 JP
06-242433 Sep 1994 JP
06-265940 Sep 1994 JP
06-267210 Sep 1994 JP
06-267982 Sep 1994 JP
06-291314 Oct 1994 JP
06-308531 Nov 1994 JP
06-337436 Dec 1994 JP
06-338612 Dec 1994 JP
07-056190 Mar 1995 JP
07-273191 Oct 1995 JP
07-335756 Dec 1995 JP
08-152651 Jun 1996 JP
08-181214 Jul 1996 JP
08-195495 Jul 1996 JP
08-203876 Aug 1996 JP
09-138426 May 1997 JP
09-197390 Jul 1997 JP
10-020342 Jan 1998 JP
10-039334 Feb 1998 JP
10-041519 Feb 1998 JP
10-048668 Feb 1998 JP
10-056182 Feb 1998 JP
10-068970 Mar 1998 JP
10-068972 Mar 1998 JP
10-307305 Nov 1998 JP
11-103069 Apr 1999 JP
11-183929 Jul 1999 JP
11-345981 Dec 1999 JP
2000-227776 Aug 2000 JP
2000-267128 Sep 2000 JP
2000-284722 Oct 2000 JP
2000-305106 Nov 2000 JP
2000-312007 Nov 2000 JP
2001-013893 Jan 2001 JP
2001-042822 Feb 2001 JP
2001-076873 Mar 2001 JP
2001-094112 Apr 2001 JP
2001-102165 Apr 2001 JP
2001-189462 Jul 2001 JP
2001-203076 Jul 2001 JP
2001-223267 Aug 2001 JP
2001-281704 Oct 2001 JP
2001-282137 Oct 2001 JP
2001-305576 Oct 2001 JP
2001-313397 Nov 2001 JP
2001-318622 Nov 2001 JP
2001-318628 Nov 2001 JP
2001-356711 Dec 2001 JP
2002-006777 Jan 2002 JP
2002-026331 Jan 2002 JP
2002-057162 Feb 2002 JP
2002-144301 May 2002 JP
2002-149087 May 2002 JP
2002-514320 May 2002 JP
2002-278497 Sep 2002 JP
2003-017273 Jan 2003 JP
2003-037271 Feb 2003 JP
2003-066909 Mar 2003 JP
2004-079509 Mar 2004 JP
2017-173838 Sep 2017 JP
1992-0010788 Jun 1992 KR
10-0198634 Jun 1999 KR
10-0254567 May 2000 KR
10-0289490 Nov 2001 KR
WO-1992014268 Aug 1992 WO
WO-1998048403 Oct 1998 WO
WO-2003027997 Apr 2003 WO
WO-2003038533 May 2003 WO
Non-Patent Literature Citations (4)
Entry
Okuyama.K et al., “Water-Related Threshold Voltage Instabilitiy of Polysilicon TFTs”, IEDM 93: Technical Digest of International Electron Devices Meeting, Dec. 5, 1993, pp. 527-530.
Bonnel.M et al., “Si Poly TFT's With Low Off-Current for Flat Panel Displays”, Eurodisplay '93 : The 13th International Display Research Conference, 1993, pp. 199-202.
Shimoyama.N et al., “30P-ZM-3 Increased Hot-Carrier Degradation Due to Water in TEOS/O3-Oxide”, Extended Abstracts (The 39th Spring Meeting, 1992); The Japan Society of Applied Physics and Related Societies, Mar. 28, 1992, No. 2, p. 723.
Shimoyama.N et al., “30P-ZM-4 Increased Hot-Carrier Degradation Due to Water in TEOS/O3-Oxide(2)-Water Blocking Effect of an ECR-SIO2 Film Under TEOS/O3-Oxide and Improvement of Hot-Carrier Tolerance”, Extended Abstracts (The 39th Spring Meeting, 1992); The Japan Society of Applied Physics and Related Societies, Mar. 28, 1992, No. 2, p. 723.
Related Publications (1)
Number Date Country
20190129214 A1 May 2019 US
Divisions (2)
Number Date Country
Parent 11882146 Jul 2007 US
Child 13367805 US
Parent 10437446 May 2003 US
Child 11882146 US
Continuations (2)
Number Date Country
Parent 14511197 Oct 2014 US
Child 16192844 US
Parent 13367805 Feb 2012 US
Child 14511197 US