This application claims priority from and the benefit of Korean Patent Application No. 10-2018-0046650, filed Apr. 23, 2018, which is hereby incorporated by reference for all purposes as if fully set forth herein.
Exemplary embodiments generally relate to a display device, and more particularly, to a display device including a power supply voltage feedback structure.
A display panel includes a display area for displaying an image according to an electrical signal. The display area of the display panel may have a square or circular shape, as well as an irregular shape. When a display panel is enlarged, the length of the wirings for transmitting signals in the display area is increased. Further, when the display panel has an irregular shape, the length of the wiring varies depending on the area. Accordingly, the resistance-capacitance (RC) value of the pixel may be changed according to the position of each pixel, and the amount of distortion of the power supply voltage applied to the pixel can be changed according to the position.
The above information disclosed in this section is only for understanding the background of the inventive concepts, and, therefore, may contain information that does not form prior art.
Some exemplary embodiments are capable of providing a display device having a power supply voltage feedback structure.
Additional aspects will be set forth in the detailed description which follows, and, in part, will be apparent from the disclosure, or may be learned by practice of the inventive concepts.
According to some exemplary embodiments, a display device includes a base layer, first pixels, second pixels, a power supply line, a power supply voltage supply circuit, and a feedback wire. The base layer includes a display area and a non-display area adjacent to the display area. The display area includes a first pixel area and a second pixel area protruding from the first pixel area. The first pixels are in the first pixel area. The second pixels are in the second pixel area. The power supply line extends in at least a first direction in the display area. The power supply line is configured to receive a first power supply voltage through a first end of the power supply line, and supply the first power supply voltage to the first and second pixels. The power supply voltage supply circuit is configured to supply the first power supply voltage to the power supply line through the first end. The feedback wire is electrically connected to a second end of the power supply line disposed in the second pixel area. The feedback wire is configured to feed back the first power supply voltage to the power supply voltage supply circuit.
According to some exemplary embodiments, a display device includes a base layer, first pixels, second pixels, third pixels, power supply lines, a power supply voltage supply circuit, and a feedback wire. The base layer includes a display area and a non-display area adjacent to the display area. The display area includes a first pixel area, a second pixel area, and a third pixel area. The second pixel area and the third pixel area protrude from the first pixel area and are spaced apart from each other. The first pixels are in the first pixel area. The second pixels are in the second pixel area. The third pixels are in the third pixel area. The power supply lines extend in at least a first direction in the display area. The power supply lines are configured to: receive a first power supply voltage through first ends of the power supply lines, and supply the first power supply voltage to the first pixels, the second pixels, and the third pixels. A first group of the power supply lines is connected to a first some of the first pixels and the second pixels, a second group of the power supply lines is connected to a second some of the first pixels and the third pixels, and a third group of the power supply lines is connected to a third some of the first pixels. The power supply voltage supply circuit is configured to supply the first power supply voltage to the power supply lines through the first ends. The feedback wire is electrically connected to a second end of at least one of the power supply lines disposed in one of the second pixel area and the third pixel area. The feedback wire is configured to feed back the first power supply voltage to the power supply voltage supply circuit.
According to some exemplary embodiments, a display device includes a base layer, first pixels, second pixels, third pixels, power supply lines, a power supply voltage supply circuit, and a first feedback wire, and a second feedback wire. The base layer includes a display area and a non-display area adjacent to the display area. The display area includes a first pixel area, a second pixel area, and a third pixel area. The second and third pixel areas protrude from the first pixel area and are spaced apart from each other. The first pixels are in the first pixel area. The second pixels are in the second pixel area. The third pixels are in the third pixel area. The power supply lines extend in at least a first direction in the display area. The power supply lines are configured to: receive a first power supply voltage through first ends of the power supply lines, and supply the first power supply voltage to first pixels, the second pixels, and the third pixels. A first group of the power supply lines is connected to a first some of the first pixels and the second pixels, a second group of the power supply lines is connected to a second some of the first pixels and the third pixels, and a third group of the power supply lines is connected to a third some of the first pixels. The power supply voltage supply circuit is configured to supply the first power supply voltage to the power supply lines through the first ends. The first feedback wire is electrically connected to second ends of the power supply lines of the first and second groups to feed back the first power supply voltage to the power supply voltage supply circuit. The second feedback wire electrically connected to second ends of the power supply lines of the third group to feed back the first power supply voltage to the power supply voltage supply circuit.
The foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the claimed subject matter.
The accompanying drawings, which are included to provide a further understanding of the inventive concepts, and are incorporated in and constitute a part of this specification, illustrate exemplary embodiments of the inventive concepts, and, together with the description, serve to explain principles of the inventive concepts. In the drawings:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of various exemplary embodiments. It is apparent, however, that various exemplary embodiments may be practiced without these specific details or with one or more equivalent arrangements. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring various exemplary embodiments. Further, various exemplary embodiments may be different, but do not have to be exclusive. For example, specific shapes, configurations, and characteristics of an exemplary embodiment may be used or implemented in another exemplary embodiment without departing from the inventive concepts.
Unless otherwise specified, the illustrated exemplary embodiments are to be understood as providing exemplary features of varying detail of some exemplary embodiments. Therefore, unless otherwise specified, the features, components, modules, layers, films, panels, regions, aspects, etc. (hereinafter individually or collectively referred to as an “element” or “elements”), of the various illustrations may be otherwise combined, separated, interchanged, and/or rearranged without departing from the inventive concepts.
The use of cross-hatching and/or shading in the accompanying drawings is generally provided to clarify boundaries between adjacent elements. As such, neither the presence nor the absence of cross-hatching or shading conveys or indicates any preference or requirement for particular materials, material properties, dimensions, proportions, commonalities between illustrated elements, and/or any other characteristic, attribute, property, etc., of the elements, unless specified. Further, in the accompanying drawings, the size and relative sizes of elements may be exaggerated for clarity and/or descriptive purposes. As such, the sizes and relative sizes of the respective elements are not necessarily limited to the sizes and relative sizes shown in the drawings. When an exemplary embodiment may be implemented differently, a specific process order may be performed differently from the described order. For example, two consecutively described processes may be performed substantially at the same time or performed in an order opposite to the described order. Also, like reference numerals denote like elements.
When an element is referred to as being “on,” “connected to,” or “coupled to” another element, it may be directly on, connected to, or coupled to the other element or intervening elements may be present. When, however, an element is referred to as being “directly on,” “directly connected to,” or “directly coupled to” another element, there are no intervening elements present. Other terms and/or phrases used to describe a relationship between elements should be interpreted in a like fashion, e.g., “between” versus “directly between,” “adjacent” versus “directly adjacent,” “on” versus “directly on,” etc. Further, the term “connected” may refer to physical, electrical, and/or fluid connection. In addition, the DR1-axis, the DR-axis, and the DR3-axis are not limited to three axes of a rectangular coordinate system, and may be interpreted in a broader sense. For example, the DR1-axis, the DR2-axis, and the DR3-axis may be perpendicular to one another, or may represent different directions that are not perpendicular to one another. For the purposes of this disclosure, “at least one of X, Y, and Z” and “at least one selected from the group consisting of X, Y, and Z” may be construed as X only, Y only, Z only, or any combination of two or more of X, Y, and Z, such as, for instance, XYZ, XYY, YZ, and ZZ. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
Although the terms “first,” “second,” etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are used to distinguish one element from another element. Thus, a first element discussed below could be termed a second element without departing from the teachings of the disclosure.
Spatially relative terms, such as “beneath,” “below,” “under,” “lower,” “lower side,” “above,” “upper,” “upper side,” “over,” “higher,” “side” (e.g., as in “sidewall”), and the like, may be used herein for descriptive purposes, and, thereby, to describe one element's relationship to another element(s) as illustrated in the drawings. Spatially relative terms are intended to encompass different orientations of an apparatus in use, operation, and/or manufacture in addition to the orientation depicted in the drawings. For example, if the apparatus in the drawings is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. Furthermore, the apparatus may be otherwise oriented (e.g., rotated 90 degrees or at other orientations), and, as such, the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments and is not intended to be limiting. As used herein, the singular forms, “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Moreover, the terms “comprises,” “comprising,” “includes,” and/or “including,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, components, and/or groups thereof, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. It is also noted that, as used herein, the terms “substantially,” “about,” and other similar terms, are used as terms of approximation and not as terms of degree, and, as such, are utilized to account for inherent deviations in measured, calculated, and/or provided values that would be recognized by one of ordinary skill in the art.
Various exemplary embodiments are described herein with reference to cross-sectional views, isometric views, perspective views, plan views, and/or exploded illustrations that are schematic illustrations of idealized exemplary embodiments and/or intermediate structures. As such, variations from the shapes of the illustrations as a result of, for example, manufacturing techniques and/or tolerances, are to be expected. Thus, exemplary embodiments disclosed herein should not be construed as limited to the particular illustrated shapes of regions, but are to include deviations in shapes that result from, for instance, manufacturing. To this end, regions illustrated in the drawings may be schematic in nature and shapes of these regions may not reflect the actual shapes of regions of a device, and, as such, are not intended to be limiting.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure is a part. Terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense, unless expressly so defined herein.
As customary in the field, some exemplary embodiments are described and illustrated in the accompanying drawings in terms of functional blocks, units, and/or modules. Those skilled in the art will appreciate that these blocks, units, and/or modules are physically implemented by electronic (or optical) circuits, such as logic circuits, discrete components, microprocessors, hard-wired circuits, memory elements, wiring connections, and the like, which may be formed using semiconductor-based fabrication techniques or other manufacturing technologies. In the case of the blocks, units, and/or modules being implemented by microprocessors or other similar hardware, they may be programmed and controlled using software (e.g., microcode) to perform various functions discussed herein and may optionally be driven by firmware and/or software. It is also contemplated that each block, unit, and/or module may be implemented by dedicated hardware, or as a combination of dedicated hardware to perform some functions and a processor (e.g., one or more programmed microprocessors and associated circuitry) to perform other functions. Also, each block, unit, and/or module of some exemplary embodiments may be physically separated into two or more interacting and discrete blocks, units, and/or modules without departing from the inventive concepts. Further, the blocks, units, and/or modules of some exemplary embodiments may be physically combined into more complex blocks, units, and/or modules without departing from the inventive concepts.
Hereinafter, various exemplary embodiments will be explained in detail with reference to the accompanying drawings.
As shown in
The display panel DP may include a display area DA for displaying an image according to an electrical signal and a non-display area NDA adjacent to the display area DA. The display panel DP may include a plurality of pixels PX. The pixels PX may be arranged in the display area DA.
The display panel DP may include at least one notch NT. For instance, the display panel DP may include four sides on a plane, and the notch NT may be formed in one of the sides in a recessed manner toward the center of the display panel DP.
The notch NT includes a first side surface NT_L, a second side surface NT_R, and a third side surface NT_M. Each of the first side surface NT_L and the second side surface NT_R extends along a first direction DR1 and is orthogonal to a second direction DR2. The first side surface NT_L and the second side surface NT_R may be surfaces facing each other in the second direction DR2. The notch NT may be defined by recessing the inside of the display panel DP while forming the first side surface NT_L or the second side surface NT_R along the first direction DR1. The third side surface NT_M extends along the second direction DR2 and is orthogonal to the first direction DR1. The third side surface NT_M may be a surface connecting the first side surface NT_L and the second side surface NT_R.
The display area DA includes a first pixel area PA1, a second pixel areas PA2, and a third pixel area PA3. The second and third pixel area PA2 and PA3 are protruded from the first pixel area PA1 and face each other with the notch NT interposed therebetween. In
The external module MD may include a sound module MD1, an optical module MD2, and a power module MD3. Although referred to as being external, the external module MD may simply be external with respect to the display panel DP. The sound module MD1 may be a sound output module for outputting an electric signal as a sound signal and/or a sound input module for receiving an external sound signal and converting the external sound signal into an electric signal.
The optical module MD2 may be a light receiving module for receiving an external optical signal, such as infrared rays, and converting the received external optical signal into an electric signal, a light-emitting module for receiving an electric signal to output an optical signal, such as infrared rays or visible light, and/or a camera module for capturing an external subject.
The power module MD3 may supply power necessary for overall operation of the display device 100. The sound module MD1, the optical module MD2, and the display panel DP may receive power from the power module MD3. The power module MD3 may include a battery module.
Referring to
Although not shown in the drawings, the external module MD may further include a bracket for fixing the configurations of the display device 100 including the display panel DP, the sound module MD1, the optical module MD2, and the power module MD3, a case for protecting the configurations of the display device 100, and an electronic module electrically connected to the various components of the display device 100. In addition, at least one of the sound module MD1, the optical module MD2, and the power module MD3 may be omitted.
The housing member HM provides a predetermined internal space. The display panel DP and the external module MD are received in the internal space of the housing member HM. As described above, since the notch NT of the display panel DP is provided with a portion of the external module MD, the size of the housing member HM may be prevented from increasing.
Referring again to
The window member WM may be divided into a transmission area TA and a bezel area BA on a plane. The transmission area TA may be an area that transmits most of incident light. The transmission area TA is optically transparent.
The bezel area BA may be an area that shields most of incident light. The bezel area BA prevents the components disposed under the window member WM (e.g., under the bezel area BA of the window member WM) from being visible from the outside. Also, the bezel area BA may reduce reflection of light incident from outside the window member WM.
The bezel area BA may be adjacent to the transmission area TA. The shape of the transmission area TA on a plane may be defined by the bezel area BA. In an embodiment, the transmission area TA covers at least the display area DA of the display panel DP. The bezel area BA may cover the non-display area DA of the display panel DP. However, in another embodiment, the bezel area BA may cover a portion of the display area DA.
As seen in
Referring to
The display panel DP may be a light-emitting display panel, but is not particularly limited. For example, the display panel DP may be an organic light-emitting display panel or a quantum dot light-emitting display panel. A light-emitting layer of the organic light-emitting display panel includes an organic light-emitting material. A light-emitting layer of a quantum dot light-emitting display panel includes at least one of a quantum dot and a quantum rod. Hereinafter, the display panel DP will be described as an organic light-emitting display panel.
The display panel DP may include a base layer BS, a plurality of pixels PX, scan driving circuits SDC1 and SDC2, signal lines DL, SL1 to SL3, and VL, compensation electrodes LM1 and LM2, compensation wires CL1 and CL2, and feedback wires FB1 and FB2.
A display area DA and a non-display area NDA adjacent to the display area DA may be defined on the base layer BS. The display panel DP may display an image in the display area DA and may not display an image in the non-display area NDA.
For convenience of explanation, it is described that the display area DA and the non-display area NDA of the base layer BS are the same as the display area DA and the non-display area NDA of the display panel DP (see
The display area DA may include a first pixel area PA1, a second pixel area PA2, and a third pixel area PA3. The first pixel area PA1 may have a rectangular shape on a plane. The second pixel area PA2 and the third pixel area PA3 may protrude from the first pixel area PA1 in the first direction DR1. The first pixel area PA1 may be referred to as a normal pixel area, and the second and third pixel areas PA2 and PA3 may be referred to as notch pixel areas.
Although the number of pixel areas provided protruding from the first pixel area PA1 is not limited, it is exemplarily shown that two pixel areas PA2 and PA3 are provided. The sound module MD1 and the optical module MD2 described with reference to
The plurality of pixels PX may be disposed in the display area DA to display an image. The pixels PX may be arranged in a matrix form, or may be arranged in a non-matrix form, such as a pentagonal form.
The pixels PX may include a first pixel PX1 disposed in the first pixel area PA1, a second pixel PX2 disposed in the second pixel area PA2, and a third pixel PX3 disposed in the second pixel PX3. The first to third pixels PX1, PX2, and PX3 may be provided in plurality.
The width W1 in the second direction DR2 of the first pixel area PA1 may be greater than the width W2 in the second direction DR2 of the second pixel area PA2. Therefore, the number of the first pixels PX1 arranged in the second direction DR2 in the first pixel area PA1 may be greater than the number of the second pixels areas PA2 arranged in the second direction DR2 in the second pixel area PA2. Here, the number of the first pixels PX1 arranged in the second direction DR2 and the number of the second pixels PX2 arranged in the second direction DR2 may mean the number of pixels in one row in the respective pixel areas.
The width W1 in the second direction DR2 of the first pixel area PA1 may be greater than the width W3 in the second direction DR2 of the third pixel area PA3. Therefore, the number of the first pixels PX1 arranged in the second direction DR2 in the first pixel area PA1 may be greater than the number of the third pixels areas PA3 arranged in the second direction DR2 in the third pixel area PA3. The number of the first pixels PX1 arranged in the second direction DR2 and the number of the third pixels PX3 arranged in the second direction DR2 may mean the number of pixels in one row parallel to the second direction DR2 in the respective pixel areas.
The signal lines may include scan lines SL1, SL2, and SL3, a data line DL, and a power supply line VL.
The scan lines SL1, SL2, and SL3 include first to third scan lines SL1 to SL3. The first scan line SL1 may be disposed in the first pixel area PA1, the second scan line SL2 may be disposed in the second pixel area PA2, and the third scan line SL3 may be disposed in the third pixel area PA3. The first scan line SL1 may have a longer length than the second and third scan lines SL2 and SL3.
The first to third scan lines SL1 to SL3, the data line DL, and the power supply line VL are connected to the pixels PX.
The scan driving circuits SDC1 and SDC2 may include a first scan driving circuit SDC1 and a second scan driving circuit SDC2. The first scan driving circuit SDC1 and the second scan driving circuit SDC2 may be disposed in the non-display area NDA. The first and second scan driving circuits SDC1 and SDC2 may generate a scan signal and output the generated scan signal to the first to third scan lines SL1 to SL3.
For instance, the first scan driving circuit SDC1 may be connected to one ends of the first scan line SL1 and the second scan line SL2, and the second scan driving circuit SDC2 may be connected to one ends of the first scan line SL1 and the third scan line SL3. To prevent the charging failure due to the delay of the scan signal applied to the first scan line SL1, the first and second scan driving circuits SDC1 and SDC2 may apply the scan signal to both ends of the first scan line SL1. However, exemplary embodiments are not limited to this, and only one scan driving circuit of the first and second scan driving circuits SDC1 and SDC2 may be connected to one end of the first scan line SL1 to apply the scan signal.
Although not shown, the first and second scan driving circuits SDC1 and SDC2 may include a plurality of thin film transistors formed through a same process as the pixels PX, for example, a low temperature polycrystalline silicon (LTPS) process or a low temperature polycrystalline oxide (LTPO) process.
The driving module DM may include a driving circuit chip DIC and a driving circuit film DCF. The driving circuit film DCF may be attached to the non-display area NDA of the display panel DP. The driving circuit chip DIC may be mounted on the driving circuit film DCF, but exemplary embodiments are not limited thereto. For example, the driving circuit chip DIC may be directly mounted on the non-display area NDA of the display panel DP.
The driving circuit chip DIC provides a signal for driving the display panel DP. That is, the driving circuit chip DIC may provide a signal to the data line DL and the power supply line VL. The driving circuit chip DIC may include a source driver integrated circuit (not shown) for providing a data signal to the data line DL and a power supply voltage supply circuit (not shown) for providing a first power supply voltage to the power supply line VL. However, the power supply voltage supply circuit may not be provided in the driving circuit chip DIC, but may be provided in (or mounted to) a separate printed circuit board. The power supply voltage supply circuit generates driving voltages for driving the first and second scan driving circuits SDC1 and SDC2, and supplies the driving voltage to the first and second scan driving circuits SDC1 and SDC2 through the driving circuit film DCF.
When the power supply voltage supply circuit is provided in the driving circuit chip DIC, the driving circuit chip DIC may have a power supply voltage output terminal (not shown) for outputting a first power supply voltage. As an example, the power supply voltage output terminal may include first and second power supply voltage output terminals.
The display panel DP may further include a first voltage supply line PL1, a second voltage supply line PL2, and common connection lines NVCL and DVCL. The first and second voltage supply lines PL1 and PL2 are provided in the non-display area NDA and are connected to the first and second power supply voltage output terminals, respectively. The common connection lines NVCL and DVCL include a first common connection line NVCL commonly connected to the power supply line VL in the non-display area NDA and a second common connection line DVCL commonly connected to the power supply line VL in the display area DA.
The first and second voltage supply lines PL1 and PL2 supply the first power supply voltage output from the first and second power supply voltage output terminals to the first common connection line NVCL. The first common connection line NVCL may be commonly connected to one end of the power supply line VL in the non-display area NDA to supply the first power supply voltage to the power supply line VL. Here, one end of the power supply line VL connected to the first common connection line NVCL may be defined as an input end of the power supply line VL. The second common connection line DVCL extends in the second direction DR2 and is arranged to intersect the power supply line VL in the display area DA. At the intersection, the second common connection line DVCL and the power supply line VL are electrically connected to each other.
The driving circuit chip DIC may further include a control signal circuit (not shown) for generating a scan control signal to control the driving of the first and second scan driving circuits SDC1 and SDC2. The scan control signals may be supplied to the first and second scan driving circuits SDC1 and SDC2 through control lines (not shown) provided on the display panel DP.
The compensation electrodes LM1 and LM2 may be disposed in the non-display area NDA. The compensation electrodes LM1 and LM2 may be provided in plurality. For example, the compensation electrodes LM1 and LM2 may include a first compensation electrode LM1 and a second compensation electrode LM2. However, this is merely an example, and the number of the compensation electrodes LM1 and LM2 may be one, three or more, and may be variously changed.
In
The compensation wires CL1 and CL2 may be provided in plurality. For example, the compensation wires CL1 and CL2 may include a first compensation wire CL1 and a second compensation wire CL2.
The first compensation wire CL1 is electrically connected to the second pixel PX2 disposed in the second pixel area PA2 and extends to the non-display area NDA and overlaps the first compensation electrode LM1 on a plane. The second compensation wire CL2 is electrically connected to the third pixel PX3 disposed in the third pixel area PA3 and extends to the non-display area NDA and overlaps the second compensation electrode LM2 on a plane.
The first compensation wire CL1 may be electrically connected to the second scan lines SL2 and the second compensation wire CL2 may be electrically connected to the third scan lines SL3. The second and third scan lines SL2 and SL3 may be disposed on different layers from the first and second compensation wires CL1 and CL2. Therefore, the second scan lines SL2 and the first compensation wire CL1 may be electrically connected through a first bridge pattern BR1, and the third scan lines SL3 and the second compensation wire CL2 may be electrically connected through a second bridge pattern BR2.
According to some exemplary embodiments, the number of the first pixels PX1 arranged in the second direction DR2 in the first pixel area PA1 may be different from the number of the second pixels areas PA2 arranged in the second direction DR2 in the second pixel area PA2. Therefore, the sum of the RC values in one row may be different in the first pixel area PA1 and the second pixel area PA2. To compensate for this difference, the first compensation wire CL1 may be electrically connected to the second pixels PX2 disposed in the second pixel area PA2, and the first compensation wire CL1 extends to overlap the first compensation electrode LM1. Therefore, by the capacitance and resistance formed between the first compensation wire CL1 and the first compensation electrode LM1, the RC value of the second pixel area PA2 that is different (e.g., insufficient) as compared to the first pixel area PA1 may be compensated. Similarly, the second compensation wire CL2 may be electrically connected to the third pixels PX3 disposed in the third pixel area PA3, and the second compensation wire CL2 extends to overlap the second compensation electrode LM2. Therefore, by the capacitance and resistance formed between the second compensation wire CL2 and the second compensation electrode LM2, the RC value of the third pixel area PA3 that is different (e.g., insufficient) as compared to the first pixel area PA1 may be compensated. Therefore, the difference between the response speeds in the second pixel area PA2 and the third pixel area PA3 and the response speed of the first pixel area PA1 may be reduced, and accordingly, it is possible to display an image having a uniform luminance in the first to third pixel areas PA1 to PA3.
The first and second compensation electrodes LM1 and LM2 may be electrically connected to the power supply lines VL to receive the first power supply voltage. However, this is merely illustrative and the first and second compensation electrodes LM1 and LM2 may receive a second power supply voltage to be described later from the power supply voltage upply circuit or receive a driving voltage for driving the first and second scan driving circuits SDC1 and SDC2.
In
The first and second compensation electrodes LM1 and LM2 are connected to the other end of the power supply line VL opposite to the input end of the power supply line VL. Due to RC delay, the magnitude (hereinafter referred to as a first level) of the first power supply voltage measured at an input end of the power supply line VL and the magnitude (hereinafter referred to as a second level) of the first power supply voltage measured at the other end of the power supply line VL may vary. The first and second feedback wires FB1 and FB2 are respectively connected to the first and second compensation electrodes LM1 and LM2 connected to the other end of the power supply line VL to feed back the first power supply voltage of the second level to the driving circuit chip DIC.
Although not shown in the drawings, the driving circuit chip DIC may further include a compensation circuit for receiving the feedback of the first power supply voltage of the second level to generate a compensation signal and providing the compensation signal to the power supply voltage supply circuit.
Referring to
The switching transistor TR1 outputs a data signal applied to the data line DL in response to a scan signal applied to the first scan line SL1. The capacitor CAP charges a voltage corresponding to the data signal received from the switching transistor TR1.
The driving transistor TR2 controls a driving current flowing in the light-emitting element ED in correspondence to the amount of charge stored in the capacitor CAP. A control electrode of the driving transistor TR2 may be connected between the switching transistor TR1 and the capacitor CAP.
The light-emitting element ED may be an organic light-emitting diode. The light-emitting element ED may be a top emission type diode or a bottom emission type diode. Alternatively, the light-emitting element ED may be a double-sided light-emitting diode.
A first power supply voltage ELVDD and a second power supply voltage ELVSS may be applied to the first pixel PX1. The first power supply voltage ELVDD may be applied to the first pixel PX1 through the power supply line VL and the second power supply voltage ELVSS may be applied to the first pixel PX1 through a power supply electrode (not shown), which may be connected to the light-emitting element ED. The voltage level of the first power supply voltage ELVDD may be higher than the voltage level of the second power supply voltage ELVSS.
The first and second compensation electrodes LM1 and LM2 described with reference to
Referring to
The first bridge pattern BR1 may include first to k-th left bridge patterns BR1-1 to BR1-k for electrically connecting the first to the k-th left scan lines SL2-1 to SL2-k to the first to k-th left compensation wires CL1-1 to CL1-k, respectively, in the non-display area NDA.
The other end of the power supply line VL is connected to the first compensation electrode LM1. The first compensation electrode LM1 may be formed on (or in) the same layer as the power supply line VL and extend from the power supply line VL. However, exemplary embodiments are not limited thereto. The first feedback wire FB1 may be formed on (or in) the same layer as the power supply line VL and the first compensation electrode LM1 and may be branched from one side of the first compensation electrode LM1.
Referring to
The second bridge pattern BR2 may include first to k-th right bridge patterns BR2-1 to BR2-k for electrically connecting the first to the k-th right scan lines SL3-1 to SL3-k to the first to k-th right compensation wires CL2-1 to CL2-k, respectively, in the non-display area NDA.
The other end of the power supply line VL is connected to the second compensation electrode LM2. The second compensation electrode LM2 may be formed on (or in) the same layer as the power supply line VL and extend from the power supply line VL. However, exemplary embodiments are not limited thereto. In addition, the second feedback wire FB2 may be formed on (or in) the same layer as the power supply line VL and the second compensation electrode LM2 and may be branched from one side of the second compensation electrode LM2.
Referring to
In
Referring to
The first compensation electrode LM1 is connected to the other end of the power supply line VL to receive the first power supply voltage through the power supply line VL. The first feedback wire FB1 may be spaced apart from the first compensation electrode LM1.
In
In some embodiments, the compensation electrodes LM1, LM2, and LM3 include a first compensation electrode LM1, a second compensation electrode LM2, and a third compensation electrode LM3. The first compensation electrode LM1 is disposed in the non-display area NDA adjacent to the second pixel area PA2, and the second compensation electrode LM2 is disposed in the non-display area NDA adjacent to the third pixel area PA3. The third compensation electrode LM3 is disposed in the non-display area NDA disposed between the second and third pixel areas PA2 and PA3.
The compensation wires CL1 and CL2 may be provided in plurality. For example, the compensation wires CL1 and CL2 may include a first compensation wire CL1 and a second compensation wire CL2. The first compensation wire CL1 may extend into the non-display area NDA and may overlap the first compensation electrode LM1 on a plane. The second compensation wire CL2 may extend into the non-display area NDA and may overlap the second compensation electrode LM2 on a plane. The first compensation wire CL1 may be electrically connected to the second scan lines SL2 through a first bridge pattern BR1, and the second compensation wire CL2 may be electrically connected to the third scan lines SL3 through a second bridge pattern BR2.
Each of the first to third compensation electrodes LM1, LM2, and LM3 may be electrically connected to the power supply lines VL to receive the first power supply voltage. However, this is merely illustrative, and the first to third compensation electrodes LM1, LM2, and LM3 may receive a second power supply voltage to be described later from the power supply voltage supply circuit or receive a driving voltage for driving the first and second scan driving circuits SDC1 and SDC2.
The data lines DL may be divided into a first group DL_G1 extending from the first pixel area PA1 to the second pixel area PA2, a second group DL_G2 extending from the first pixel area PA1 to the third pixel area PA3, and a third group DL_G3 disposed in the first pixel area PA1 between the first group DL_G1 and the second group DL_G2. The data lines of the first group DL_G1 are connected to the first pixels PX1 and the second pixels PX2. The data lines of the second group DL_G2 are connected to the first pixels PX1 and the third pixels PX3. The data lines of the third group DL_G3 are connected to the first pixels PX1.
Therefore, the number of pixels connected to the data lines DL of the first and second groups DL_G1 and DL_G2 and the number of pixels connected to the data lines DL of the third group DL_G3 may be different from each other. Therefore, the sum of the RC values in one column of pixels may be different between the first and second groups DL_G1 and DL_G2 and the third group DL_G3. To compensate for this difference, the data line DL of the third group DL_G3 extends to the non-display area NDA and overlaps the third compensation electrode LM3. Therefore, by the capacitance and the resistance formed between the data line DL of the third group DL_G3 and the third compensation electrode LM3, the RC values that are difference (e.g., insufficient) as compared with the data lines DL of the first and second groups DL_G1 and DL_G2 may be compensated. Thus, the difference in the response speed between the first and second groups DL_G1 and DL_G2 of the data lines DL and the third group DL_G3 of the data lines DL may be reduced, and accordingly, an image having a uniform luminance in the first to third pixel areas PA1 to PA3 may be displayed.
The display panel DP may further include a first voltage supply line PL1, a second voltage supply line PL2, and a first common connection line NVCL. As such, the display device described in association with
The first and second voltage supply lines PL1 and PL2 supply the first power supply voltage outputted from the first and second power supply voltage output terminals to the first common connection line NVCL. The first common connection line NVCL may be commonly connected to the input end of the power supply line VL in the non-display area NDA to supply the first power supply voltage to the power supply line VL.
Moreover,
The feedback wires FB1, FB2, and FB3 are disposed in the non-display area NDA. As an example, the feedback wires FB1, FB2, and FB3 include a first feedback wire FB1, a second feedback wire FB2, and a third feedback wire FB3. The first feedback wire FB1 is connected to a first compensation electrode LM1, the second feedback wire FB2 is connected to a second compensation electrode LM2, and the third feedback wire FB3 Is connected to a third compensation electrode LM3.
The first to third compensation electrodes LM1, LM2, and LM3 are connected to the other end of the power supply line VL opposite to the input end of the power supply line VL. The magnitudes of the first power supply voltages measured at the input end of the power supply line VL and the other end of the power supply line VL may be varied due to RC delay. The first and second feedback wires FB1 and FB2 are respectively connected to the first and second compensation electrodes LM1 and LM2 connected to the other end of the power supply line VL to feed back the first power supply voltage to the driving circuit chip DIC. The third feedback wire FB3 is connected to the third compensation electrode LM3 connected to the other end of the power supply line VL to feed back the first power supply voltage to the driving circuit chip DIC.
Although not shown in the drawings, the driving circuit chip DIC may further include a compensation circuit for receiving the feedback of the first power supply voltage to generate a compensation signal and providing the compensation signal to the power supply voltage supply circuit.
Referring to
In
As an example, the third feedback wire FB3 may be formed on (or in) the same layer as the feedback electrode FE2 and may be branched from one side of the feedback electrode FE2. However, exemplary embodiments are not limited thereto. In another embodiment, the third feedback wire FB3 may be formed on a different layer from the feedback electrode FE2 and may be in contact with the feedback electrode FE2 through a contact hole (not shown) or other structure.
In
Each of the first and second compensation electrodes LM1 and LM2 and the first and second sub-compensation electrodes SLM1 and SLM2 is electrically connected to the power supply lines VL to receive the first power supply voltage. However, this is merely illustrative, and each or some of the first and second compensation electrodes LM1 and LM2 and the first and second sub-compensation electrodes SLM1 and SLM2 may receive a second power supply voltage to be described later from the power supply voltage supply circuit. In addition, each or some of the first and second compensation electrodes LM1 and LM2 and the first and second sub-compensation electrodes SLM1 and SLM2 may receive a driving voltage for driving the first and second scan driving circuits SDC1 and SDC2.
The data lines DL may be divided into a first group DL_G1 extending from the first pixel area PA1 to the second pixel area PA2, a second group DL_G2 extending from the first pixel area PA1 to the third pixel area PA3, and a third group DL_G3 disposed in the first pixel area PA1 between the first group DL_G1 and the second group DL_G2. The data lines of the third group DL_G3 may be again separated into a first sub-group DL_SG1 and a second sub-group DL_SG2.
The data line DL of the first sub-group DL_SG1 extends to the non-display area NDA to overlap the first sub-compensation electrode SLM1, and the data line of the second sub-group DL_SG2 extends to the non-display area NDA to overlap the second sub-compensation electrode SLM2. Therefore, by the capacitance and the resistance formed between the data line DL of the third group DL_G3 and the third compensation electrode LM3, the RC values that are different (e.g., insufficient) as compared with the data lines DL of the first and second groups DL_G1 and DL_G2 may be compensated. Thus, the difference in the response speed between the first and second groups DL_G1 and DL_G2 of the data lines DL and the third group DL_G3 of the data lines DL may be reduced, and accordingly, an image having a uniform luminance in the first to third pixel areas PA1 to PA3 may be displayed.
The feedback wires FB1, FB2, SFB1, and SFB2 are disposed in the non-display area NDA. As an example, the feedback wires FB1, FB2, SFB1, and SFB2 include a first feedback wire FB1, a second feedback wire FB2, a first sub-feedback wire SFB1, and a second sub-feedback wire SFB2. The first sub-feedback wire SFB1 is connected to the first sub-compensation electrode SLM1 and the second sub-feedback wire SFB2 is connected to the second sub-compensation electrode SLM2. The first sub-feedback wire SFB1 may be connected to the first sub-compensation electrode SLM1 to feed back the first power supply voltage to the driving circuit chip DIC. Also, the second sub-feedback wire SFB2 may be connected to the second sub-compensation electrode SLM2 to feed back the first power supply voltage to the driving circuit chip DIC.
Although not shown in the drawings, the driving circuit chip DIC may further include a compensation circuit for receiving the feedback of the first power supply voltage to generate a compensation signal and providing the compensation signal to the power supply voltage supply circuit.
In
The power supply lines VL may be divided into a first group VL_G1 connected to the first compensation electrode LM1, a second group VL_G2 connected to the second compensation electrode LM2, and a third group VL_G3 connected to the third compensation electrode LM3. The power supply lines VL of the first group VL_G1 are connected to the first pixels PX1 and the second pixels PX2 (see
The power supply lines VL of the first group VL_G1 may receive the first power supply voltage through a first power supply line PL1, and the power supply lines VL of the second group VL_G2 may receive the first power supply voltage through the first power supply line PL2. Also, the power supply lines VL of the third group VL_G3 may receive the first power supply voltage through the third power supply line PL3.
The feedback wires FB1 and FB3 are disposed in the non-display area NDA. As one example, the feedback wires FB1 and FB3 include a first feedback wire FB1 and a third feedback wire FB3. The first feedback wire FB1 is connected to the first compensation electrode LM1 and the third feedback wire FB3 is connected to the third compensation electrode LM3. In
Although not shown in the drawings, if the display panel DP has a structure in which the feedback wire is drawn out from only one of the first and second compensation electrodes LM1 and LM2, unlike the display device 105 described in association with
Further, although not shown in the drawings, in another embodiment, unlike the display device 105 shown in
The first and third feedback wires FB1 and FB3 may feed back the first power supply voltage to the driving circuit chip DIC. Here, a voltage fed back through the first feedback wire FB1 is defined as a first feedback power supply voltage, and a voltage fed back through the third feedback wire FB3 is defined as a third feedback power supply voltage.
Referring to
The power supply voltage supply circuit 10 may include a DC-DC converter (now shown). The power supply voltage supply circuit 10 may include a boosting converter (not illustrated) for boosting the power supply voltage VIN to generate the first power supply voltage ELVDD. In addition, the power supply voltage supply circuit 10 may include a buck converter (not depicted) for reducing the power supply voltage VIN to generate the second power supply voltage ELVSS.
The power supply voltage supply circuit 10 may receive the control signals CS1 and CS2 and generate the first power supply voltage ELVDD having a predetermined constant level in response to the control signals CS1 and CS2. The control signals CS1 and CS2 may include a first compensation signal CS1 and a second compensation signal CS2.
The first compensation circuit 20 receives an external control signal OCS and a first feedback power supply voltage FB1_ELVDD fed back through the first feedback wire FB1 (see
The power supply voltage supply circuit 10 generates a first compensation power supply voltage C1_ELVDD in response to the first compensation signal CS1 and generates a second compensation power supply voltage C2_ELVDD in response to the second compensation signal CS2. The first compensation power supply voltage C1_ELVDD output from the power supply voltage supply circuit 10 is supplied to the power supply lines VL of the first and second groups VL_G1 and VL_G2 through the first and second power supply lines PL1 and PL2 (see
The configuration of the driving circuit chip DIC is not limited to the above-noted configuration. For example, when a voltage (hereinafter referred to as a third feedback power supply voltage) is fed back to the driving circuit chip DIC through the second feedback line FB2 as shown in
According to various exemplary embodiments, by applying different compensation power supply voltages to the power supply lines VL of the first to third groups VL_G1 to VL_G3 through the driving circuit chip DIC, the distortion of the first power supply voltage may be accurately compensated for each area.
According to various exemplary embodiments, a first power supply voltage may be fed back to a power supply voltage supply circuit through a feedback wire electrically connected to an end of the power supply line disposed in a non-display area adjacent to at least one of second and third pixel areas, and the power supply voltage supply circuit may compensate for the voltage input to the input of the power supply line based on the feedback voltage. As such, it is possible to improve image quality defects due to distortion associated with the power supply line, e.g., distortion caused, at least in part, by RC delay.
Although certain exemplary embodiments and implementations have been described herein, other embodiments and modifications will be apparent from this description. Accordingly, the inventive concepts are not limited to such embodiments, but rather to the broader scope of the accompanying claims and various obvious modifications and equivalent arrangements as would be apparent to one of ordinary skill in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2018-0046650 | Apr 2018 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
9196197 | Kim | Nov 2015 | B2 |
9293519 | Kwon et al. | Mar 2016 | B2 |
9922586 | Park et al. | Mar 2018 | B2 |
20070080908 | Nathan | Apr 2007 | A1 |
20160025791 | Bae et al. | Jan 2016 | A1 |
20160111040 | Kim | Apr 2016 | A1 |
20180005585 | Kim et al. | Jan 2018 | A1 |
Number | Date | Country |
---|---|---|
10-2014-0104739 | Aug 2014 | KR |
10-2016-0014129 | Feb 2016 | KR |
10-2016-0053051 | May 2016 | KR |
10-2016-0092147 | Aug 2016 | KR |
10-2018-0003747 | Jan 2018 | KR |
Number | Date | Country | |
---|---|---|---|
20190325827 A1 | Oct 2019 | US |