Display device

Abstract
In an example, a display device comprises a substrate with pixels arranged in a display portion, a signal line control circuit connected to signal lines, a plurality of thin film transistors inputting a pixel signal to a corresponding one of the pixels from the corresponding one of the signal lines, a common electrode overlapping the entire display portion, an insulating film disposed on the common electrode, a common line connected to the common electrode through contact holes in the insulating film, where the common line is disposed between the substrate and the insulating film, and outside the display portion along four sides of the display portion, a plurality of gate lines electrically connected to the thin film transistors, and a gate line control circuit connected to and configured to provide a gate signal to each of the gate lines, and disposed between the display portion and the common line.
Description
BACKGROUND

This invention relates to a liquid crystal display device, specifically to a liquid crystal display device in which an alignment direction of liquid crystal molecules is controlled by a lateral electric field generated between a pixel electrode and a common electrode.


As a way to achieve a wide viewing angle of the liquid crystal display device, a method has been developed to realize a light switching function by rotating the liquid crystal molecules in a plane parallel to a substrate with a lateral electric field generated between the electrodes on the same substrate. In-Plane Switching (hereafter referred to as IPS) technology and Fringe-Field Switching (hereafter referred to as FFS) technology, which is an improved IPS technology, are known as examples of these technologies.


A manufacturing process of the liquid crystal display device according to the FFS technology will be explained referring to the drawings. FIGS. 18A through 20B show the manufacturing process of one pixel in the liquid crystal display device according to the FFS technology. FIGS. 18A, 19A and 20A are plan views of a part of a display region in the liquid crystal display device. Each of FIGS. 18B, 19B and 20B is a cross-sectional view showing a section A-A in each of FIGS. 18A, 19A and 20A, respectively. Although a large number of pixels are disposed in a matrix form in the display region in the actual liquid crystal display device, only three pixels are shown in each of the plan views.


A buffer layer 11, which is made of a silicon dioxide (SiO.sub.2) film or a silicon nitride (SiNx) film, and an amorphous silicon layer are successively formed by CVD (Chemical Vapor Deposition) on a TFT substrate 10, which is made of a glass substrate or the like, as shown in FIG. 18B. The amorphous silicon layer is crystallized and transformed into a polysilicon layer by excimer laser annealing. The polysilicon layer is patterned to form a U-shaped active layer 12 of a thin film transistor 1 (hereafter referred to as TFT 1).


After that, a gate insulation film 13 is formed to cover the active layer 12. A gate line 14 made of chromium, molybdenum or the like is formed on the gate insulation film 13 overlapping the active layer 12. The gate line 14 extends in a row direction, and intersects the active layer 12 at two locations. A gate signal that controls turning on/off of the TFT 1 is applied to the gate line 14. On the other hand, an auxiliary common electrode line 15, that is made of the same material as the gate line 14 and is for providing a common electric potential Vcom, is formed parallel to the gate line 14.


Next, there is formed an interlayer insulation film 16 that covers the TFT 1 and the auxiliary common electrode line 15. And contact holes CH1 and CH2, which expose a source region 12s and a drain region 12d in the active layer 12, respectively, are formed in the interlayer insulation film 16. Also, a contact hole CH3, that exposes the auxiliary common electrode line 15, is formed in the interlayer insulation film 16.


There are formed a source electrode 17 that is connected with the source region 12s through the contact hole CH1, a display signal line 18 that is connected with the drain region 12d through the contact hole CH2, and a pad electrode 19 that is connected with the auxiliary common electrode line 15 through the contact hole CH3. The source electrode 17, the display signal line 18 and the pad electrode 19 are made of metal including aluminum or aluminum alloy or the like. Next, a planarization film 20 is formed over the entire surface. Contact holes CH4 and CH5, that expose the source electrode 17 and the pad electrode 19 respectively, are formed in the planarization film 20.


And there is formed a pixel electrode 21 that is connected with the source electrode 17 through the contact hole CH4 and extends over the planarization film 20, as shown in FIGS. 19A and 19B. The pixel electrode 21 is made of a first layer transparent electrode such as ITO (Indium Tin Oxide), and is applied a display signal Vsig from the display signal line 18 through the TFT 1.


After that, an insulation film 22 is formed to cover the pixel electrode 21, as shown in FIG. 20B. A contact hole CH6, that exposes the pad electrode 19, is formed by etching the insulation film 22. A common electrode 23, that has a plurality of slits S, is formed on the pixel electrode 21 through the insulation film 22. The common electrode 23 is made of a second layer transparent electrode such as ITO, and is connected with the pad electrode 19 through the contact hole CH6.


A counter substrate 30 made of a glass substrate or the like is disposed facing the TFT substrate 10. A polarizing plate 31 is attached to the counter substrate 30. Also, a polarizing plate 32 is attached to a back surface of the TFT substrate 10. The polarizing plates 31 and 32 are disposed in a way that their polarization axes are perpendicular to each other. A liquid crystal 40 is sealed-in between the TFT substrate 10 and the counter substrate 30.


In the liquid crystal display device described above, an average alignment direction (hereafter simply referred to as “alignment direction”) of major axes of the liquid crystal molecules of the liquid crystal 40 is parallel to the polarization axis of the polarizing plate 32 when a display voltage is not applied to the pixel electrode 21 (no voltage state). In this case, linearly polarized light passing through the liquid crystal 40 does not go through the polarizing plate 31 because its polarization axis is perpendicular to the polarization axis of the polarizing plate 31. That is, black is displayed.


When the display voltage is applied to the pixel electrode 21, on the other hand, there is generated a lateral electric field from the pixel electrode 21 toward the common electrode 23 through the slits S. The electric field is perpendicular to a longitudinal direction of the slits S on the plan view, and the liquid crystal molecules are rotated along a line of electric force of the electric field. At that time, the linearly polarized incident light to the liquid crystal 40 is turned into elliptically polarized light by birefringence to have a component of linearly polarized light that passes through the polarizing plate 31. In this case, white is displayed. The liquid crystal display device according to the FFS technology is disclosed in Japanese Patent Application Publication Nos. 2001-183685 and 2002-296611.


In general, when the common electrode 23 is insufficiently provided with the common electric potential Vcom because of an influence of electric resistance, the voltage applied to the liquid crystal 40 is reduced to cause degradation in quality of display such as reduced contrast. Since the common electrode 23 is formed of the transparent electrode such as ITO that has higher sheet resistivity than ordinary metal, the degradation in the quality of display is prone to be caused. This problem becomes evident particularly as a panel size of the liquid crystal display device becomes larger. Therefore, in order to provide the common electrode 23 with the common electric potential Vcom sufficiently, the auxiliary common electrode line 15 that supplies the common electric potential Vcom is disposed within the display region and the auxiliary common electrode line 15 is connected with the common electrode 23 in each of the pixels in the conventional liquid crystal display device.


When the auxiliary common electrode line 15 is disposed within the display region, however, there is a problem that its wiring portion makes a light-shielding region to reduce an aperture ratio of the pixels. This invention is directed to offer a liquid crystal display device capable of securely providing the common electrode with the common electric potential sufficiently and improving the aperture ratio of the pixels to obtain a bright display.


SUMMARY

A liquid crystal display device of this invention includes a substrate; a plurality of pixels disposed in a display region on the substrate, each of the pixels including a pixel electrode and a common electrode having a plurality of slits and disposed on the pixel electrode through an insulation film and extending over the plurality of the pixels; and a peripheral common electric potential line provided with a common electric potential and disposed on a periphery of the display region, wherein an end of the common electrode is connected with the peripheral common electric potential line.


Additional features and advantages are described herein, and will be apparent from the following Detailed Description and the figures.





BRIEF DESCRIPTION OF THE FIGURES


FIG. 1 is a plan view showing a portion of a display region in a liquid crystal display device according to a first embodiment of this invention.



FIG. 2 is a cross-sectional view showing a section X1-X1 in FIG. 1.



FIG. 3 shows a first layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 4 shows a second layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 5 shows a third layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 6 shows a fourth layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 7 shows a fifth layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 8 shows a sixth layout of the liquid crystal display device according to the first embodiment of this invention.



FIG. 9 is a plan view showing a portion of a display region in a liquid crystal display device according to a second embodiment of this invention.



FIG. 10 is a cross-sectional view showing a section X2-X2 in FIG. 9.



FIG. 11 is a cross-sectional view showing a section Y1-Y1 in FIG. 9.



FIG. 12 is a plan view showing a portion of a display region in a liquid crystal display device according to a third embodiment of this invention.



FIG. 13 is a cross-sectional view showing a section X3-X3 in FIG. 12.



FIG. 14 is a cross-sectional view showing a section Y2-Y2 in FIG. 12.



FIG. 15 is a plan view showing a portion of a display region in a liquid crystal display device according to a fourth embodiment of this invention.



FIG. 16 is a cross-sectional view showing a section X4-X4 in FIG. 15.



FIG. 17 is a cross-sectional view showing a section Y3-Y3 in FIG. 15.



FIGS. 18A and 18B are for explanation of a structure and a manufacturing method of a liquid crystal display device according to a conventional art.



FIGS. 19A and 19B are for explanation of the structure and the manufacturing method of the liquid crystal display device according to the conventional art.



FIGS. 20A and 20B are for explanation of the structure and the manufacturing method of the liquid crystal display device according to the conventional art.





DETAILED DESCRIPTION

Embodiments of the present application will be described below in detail with reference to the drawings.


A liquid crystal display device according to a first embodiment of this invention will be explained referring to the drawings. FIG. 1 is a plan view showing a portion of a display region in the liquid crystal display device. FIG. 2 is a cross-sectional view showing a section X1-X1 in FIG. 1. Although a large number of pixels are disposed in a matrix form in the display region 70 in the actual liquid crystal display device, only three pixels are shown in the plan view.


A pixel electrode 21 is formed of a first layer transparent electrode. A common electrode 23A made of a second layer transparent electrode is formed above the pixel electrode 21 interposing an insulation film 22 between them. The common electrode 23A in an upper layer is provided with a plurality of slits S. The structures described above are generally common to the structure shown in FIGS. 20A and 20B. In the embodiment, however, the common electrode 23A extends over all the pixels in the display region 70. An end of the common electrode 23A is disposed on a periphery of the display region 70 and connected with a peripheral common electric potential line 50 that provides a common electric potential Vcom.


A cross-sectional structure of the connecting portion is shown in FIG. 2. The peripheral common electric potential line 50 is formed of a layer same as a layer forming a display signal line 18 and is made of metal including aluminum or aluminum alloy or the like. The peripheral common electric potential line 50 is formed on an interlayer insulation film 16. The common electrode 23A is connected with the peripheral common electric potential line 50 through a contact hole CH7 that is formed in a planarization film 20 and the insulation film 22 formed on the peripheral common electric potential line 50. The peripheral common electric potential line 50 is connected with a terminal (not shown) on a TFT substrate 10. The common electric potential Vcom is supplied from an IC or the like outside the TFT substrate 10 through the terminal.


The liquid crystal display device according to the embodiment is provided with neither the auxiliary common electrode line 15 nor the pad electrode 19, which is provided in the conventional liquid crystal display device. As a result, the aperture ratio of the pixel is improved. Also the common electric potential Vcom is sufficiently supplied to the common electrode 23A through a low resistance, since the common electrode 23A extends over all the pixels in the display region 70 and its end is connected with the peripheral common electric potential line 50.


The peripheral common electric potential line 50 is disposed on the periphery of the display region 70 along a side of the rectangular display region 70 in a first layout shown in FIG. 3. In order to supply the common electric potential Vcom to the common electrode 23A through even lower resistance, it is preferable that the peripheral common electric potential line 50 is disposed along each of two sides of the display region 70 facing each other and that the peripheral common electric potential line 50 on each side is connected with each end of the common electrode 23A, respectively, as in a second layout shown in FIG. 4. In this case, the peripheral common electric potential line 50 may be disposed along each of two adjacent sides of the display region 70, as in a third layout shown in FIG. 5.


In order to supply the common electric potential Vcom to the common electrode 23A through further lower resistance, it is preferable that the peripheral common electric potential line 50 is disposed along each of three sides of the display region 70 and that the peripheral common electric potential line 50 on each side is connected with each end of the common electrode 23A, as in a fourth layout shown in FIG. 6. Or it is preferable that the peripheral common electric potential line 50 is disposed along each of four sides of the display region 70 and that the peripheral common electric potential line 50 on each side is connected with each end of the common electrode 23A, as in a fifth layout shown in FIG. 7.


However, with the fifth layout shown in FIG. 7, in which the display region 70 is surrounded by the peripheral common electric potential line 50, it is necessary that a gate line 14 and the display signal line 18 are drawn out across the peripheral common electric potential line 50. That is required in order to connect each of the gate line 14 and the display signal line 18 with a corresponding signal source, respectively.


When the peripheral common electric potential line 50 and the display signal line 18 are formed of the same layer, it is necessary that either the layer forming the peripheral common electric potential line 50 or the layer forming the display signal line 18 is partially modified to form a bridge at an intersection of the peripheral common electric potential line 50 and the display signal line 18 in order to avoid a short circuit, as shown in a portion surrounded by a dashed line in FIG. 7. For example, the display signal line 18 is modified into the same layer as the gate line 14 at the intersection. The gate line 14 crosses the peripheral common electric potential line 50 without causing a short circuit, because it is formed of the layer different from the layer forming the peripheral common electric potential line 50.


The bridge and the crossing as described above can be avoided by disposing circuits serving as the signal sources in a region surrounded by the peripheral common electric potential line 50, as shown in FIG. 8. That is, a display signal line control circuit 61 that provides the display signal line 18 with the display signal and a gate line control circuit 62 that provides the gate line 14 with the gate signal are disposed in a region between the display region 70 and the peripheral common electric potential line 50.


A liquid crystal display device according to a second embodiment of this invention will be explained referring to the drawings. FIG. 9 is a plan view showing a portion of a display region in the liquid crystal display device. FIG. 10 is a cross-sectional view showing a section X2-X2 in FIG. 9. FIG. 11 is a cross-sectional view showing a section Y1-Y1 in FIG. 9. Although a large number of pixels are disposed in a matrix form in the display region in the actual liquid crystal display device, only three pixels are shown in the plan view.


A relationship between vertical locations of the pixel electrode 21 and the common electrode 23A in the liquid crystal display device according to the first embodiment is reversed in the liquid crystal display device according to the second embodiment. A common electrode 23B is formed of the first layer transparent electrode and a pixel electrode 21B is formed of the second layer transparent electrode above it interposing the insulation film 22 between them. The pixel electrode 21B in an upper layer is provided with a plurality of slits S.


With the pixels structured as described above, it is possible to obtain a liquid crystal display device having a wide viewing angle by generating lateral electric field between the pixel electrode 21B and the common electrode 23B and controlling the alignment direction of the liquid crystal molecules.


The pixel electrodes 21B are separated from each other and each of the pixel electrodes 21B is connected with a source electrode 17 of a TFT 1 in the same pixel. The common electrode 23B extends over all the pixels in the display region 70 as in the liquid crystal display device according to the first embodiment. An end of the common electrode 23B is disposed on a periphery of the display region 70 and connected with a peripheral common electric potential line 50 that provides a common electric potential Vcom.


A cross-sectional structure of the connecting portion is shown in FIG. 10. The peripheral common electric potential line 50 is formed of the same layer as a display signal line 18 and is made of metal including aluminum or aluminum alloy or the like. The peripheral common electric potential line 50 is formed on an interlayer insulation film 16. The common electrode 23B is connected with the peripheral common electric potential line 50 through a contact hole CH8 that is formed in a planarization film 20 and the insulation film 22 formed on the peripheral common electric potential line 50. The peripheral common electric potential line 50 is connected with a terminal (not shown) on a TFT substrate 10. The common electric potential Vcom is supplied from an IC or the like outside a TFT substrate 10 through the terminal.


Other structures are generally the same as those in the liquid crystal display device according to the first embodiment. That is, the layouts shown in FIG. 3 through FIG. 8 can be applied to a layout of the peripheral common electric potential line 50 and the common electrode 23B to obtain the same effects.


A liquid crystal display device according to a third embodiment of this invention will be explained referring to the drawings. The TFT 1 in the pixel in the liquid crystal display device according to the first and second embodiments is a polysilicon TFT that has an active layer made of polysilicon. Instead, an amorphous silicon TFT 1a (hereafter referred to as aSi-TFT 1a) that has an active layer made of amorphous silicon is used in the liquid crystal display device according to the third embodiment.



FIG. 12 is a plan view showing a portion of a display region in the liquid crystal display device. FIG. 13 is a cross-sectional view showing a section X3-X3 in FIG. 12. FIG. 14 is a cross-sectional view showing a section Y2-Y2 in FIG. 12. Although a large number of pixels are disposed in a matrix form in the display region in the actual liquid crystal display device, only three pixels are shown in the plan view.


Agate line 114 of the aSi-TFT 1a is formed on aTFT substrate 100. The gate line 114 is formed of chromium, molybdenum or the like. A common electrode 123B extending over a plurality of pixels is formed in a shape of stripes in regions except for the gate line 114. The common electrode 123B is made of a first layer transparent electrode such as ITO. A gate insulation film 101 is formed to cover the gate line 114 and the common electrode 123B. An amorphous silicon layer 102 is formed on the gate insulation film 101 to cover the gate line 114. And a display signal line 118 (drain electrode) and a source electrode 103 are formed in contact with the amorphous silicon layer 102.


An interlayer insulation film 104 is formed over the entire surface and the interlayer insulation film 104 on the source electrode 103 is selectively etched to form a contact hole CH12. There is formed a pixel electrode 121B that is connected with the source electrode 103 through the contact hole CH12. The pixel electrode 121B is made of a second layer transparent electrode such as ITO and has a plurality of slits S. The pixel electrode 121B is formed above the common electrode 123B, interposing the gate insulation film 101 and the interlayer insulation film 104 between them.


With the pixels using the aSi-TFT 1a and structured as described above, it is possible to obtain a liquid crystal display device having a wide viewing angle by generating lateral electric field between the pixel electrode 121B and the common electrode 123B and controlling the alignment direction of the liquid crystal molecules.


An end of the common electrode 123B is disposed on a periphery of the display region 70 and connected with a peripheral common electric potential line 150 that provides a common electric potential Vcom. A cross-sectional structure of the connecting portion is shown in FIG. 13. The peripheral common electric potential line 150 is formed of the same layer as a display signal line 118 and is made of metal including aluminum or aluminum alloy or the like. The peripheral common electric potential line 150 is formed on the gate insulation film 101. The common electrode 123B is connected with the peripheral common electric potential line 150 through a connection wiring 119 that is made of the second layer transparent electrode and extending through a contact hole CH13 formed in the gate insulation film 101 and the interlayer insulation film 104 above the common electrode 123B and a contact hole CH14 formed in the interlayer insulation film 104 above the peripheral common electric potential line 150.


The peripheral common electric potential line 150 is connected with a terminal (not shown) on the TFT substrate 100. The common electric potential Vcom is supplied from an IC or the like outside the TFT substrate 100 through the terminal.


Other features such as that the counter substrate is disposed so as to face the TFT substrate 100 and that the liquid crystal is sealed-in between the TFT substrate 100 and the counter substrate are the same as in the first and second embodiments, and detailed explanations are omitted.


Neither the auxiliary common electrode line 15 nor the pad electrode 19 is provided in the liquid crystal display device according to the third embodiment, as in the liquid crystal display devices according to the first and second embodiments. As a result, the aperture ratio of the pixel is improved. Also the common electric potential Vcom is sufficiently supplied to the common electrode 123B through a low resistance, since the common electrode 123B extends over all the pixels in the display region 70 and its end is connected with the peripheral common electric potential line 150. Also, the layouts shown in FIG. 3 through FIG. 8 can be applied to a layout of the peripheral common electric potential line 150 and the common electrode 123B to obtain the same effects.


A liquid crystal display device according to a fourth embodiment of this invention will be explained referring to the drawings. FIG. 15 is a plan view showing a portion of a display region in the liquid crystal display device. FIG. 16 is a cross-sectional view showing a section X4-X4 in FIG. 15. FIG. 16 is a cross-sectional view showing a section Y3-Y3 in FIG. 15. Although a large number of pixels are disposed in a matrix form in the display region in the actual liquid crystal display device, only three pixels are shown in the plan view.


A relationship between vertical locations of the pixel electrode 121B and the common electrode 123B in the liquid crystal display device according to the third embodiment is reversed in the liquid crystal display device according to the fourth embodiment. A pixel electrode 121A is formed of a first layer transparent electrode and a common electrode 123A is formed of a second layer transparent electrode above it interposing a gate insulation film 101 and an interlayer insulation film 104 between them in the liquid crystal display device according to the fourth embodiment. The common electrode 123A in an upper layer is provided with a plurality of slits S.


An end of the common electrode 123A is disposed on a periphery of the display region 70 and connected with a peripheral common electric potential line 150 that provides a common electric potential Vcom. A cross-sectional structure of the connecting portion is shown in FIG. 16. The peripheral common electric potential line 150 is formed of the same layer as a display signal line 118 and is made of metal including aluminum or aluminum alloy or the like. The peripheral common electric potential line 150 is formed on the gate insulation film 101. The common electrode 123A is connected with the peripheral common electric potential line 150 through a contact hole CH15 formed in the interlayer insulation film 104 above the peripheral common electric potential line 150. Other structures are the same as those in the liquid crystal display device according to the third embodiment.


Note that the slits S may extend over a plurality of pixels although the slits S in the common electrode 23A or 123A are formed within a single pixel in the liquid crystal display devices according to the first through fourth embodiments. Also, the pixel electrodes 21B and 121B may have a comb-shaped slit S that is open at one end.


With the liquid crystal display devices according to the embodiments of this invention, the auxiliary common electrode line in the display region can be removed to improve the aperture ratio of the pixel, since the common electrode is provided with the common electric potential through the peripheral common electric potential line disposed on the periphery of the display region. In addition, the common electrode can be sufficiently provided with the common electric potential through the low resistance, because the common electrode is disposed to extend over the plurality of pixels and connected with the peripheral common electric potential line.


It should be understood that various changes and modifications to the presently preferred embodiments described herein will be apparent to those skilled in the art. Such changes and modifications can be made without departing from the spirit and scope of the present subject matter and without diminishing its intended advantages. It is therefore intended that such changes and modifications be covered by the appended claims.

Claims
  • 1. A display device comprising: a substrate comprising: a plurality of pixels arranged in a display portion;a signal line control circuit connected to a plurality of signal lines;a plurality of thin film transistors inputting a pixel signal to a corresponding one of the pixels from the corresponding one of the signal lines;a common electrode overlapping the entire display portion;an insulating film disposed on the common electrode;a common line that is disposed outside the display portion along four sides of the display portion and that is in direct contact with the common electrode at a plurality contact holes outside the display portion in the insulating film, the common line being disposed between the substrate and the insulating film that is in direct contact with the common electrode;a plurality of gate lines electrically connected to the thin film transistors;a gate line control circuit that is connected to the plurality of the gate lines and configured to provide a gate signal to each of the gate lines; andwherein the gate line control circuit is disposed between the display portion and the common line.
  • 2. The display device according to claim 1, wherein the common line is disposed in an area where the pixels are not formed in plan view.
  • 3. The display device according to claim 1, wherein, in plan view, the common line and the contact holes are disposed outside the display portion such that the common line does not overlap the pixel electrodes arranged in the display portion.
  • 4. The display device according to claim 1, wherein the contact holes are arrayed in an extending direction of the gate lines.
  • 5. The display device according to claim 1, wherein the common electrode overlaps the plurality of pixels and the gate line control circuit.
  • 6. The display device according to claim 1, wherein the signal line control circuit is disposed between the display portion and the common line.
Priority Claims (1)
Number Date Country Kind
2006-204624 Jul 2006 JP national
CROSS REFERENCES TO RELATED APPLICATIONS

The present application is a divisional application of U.S. patent application Ser. No. 16/521,228, filed Jul. 24, 2019, which is a continuation application of U.S. patent application Ser. No. 16/163,794, filed Oct. 18, 2018, which is a continuation of U.S. patent application Ser. No. 15/134,677, filed on Apr. 21, 2016, which is a continuation application of U.S. patent application Ser. No. 11/878,579, filed on Jul. 25, 2007, which claims priority to Japanese Priority Patent Application JP 2006-204624 filed in the Japan Patent Office on Jul. 27, 2006, the entire content of each of which is hereby incorporated by reference.

US Referenced Citations (77)
Number Name Date Kind
5754266 Ohta et al. May 1998 A
5831709 Song Nov 1998 A
5852485 Shimada et al. Dec 1998 A
5929958 Ohta Jul 1999 A
5978059 Ohta Nov 1999 A
6091473 Hebiguchi Jul 2000 A
6262702 Murade Jul 2001 B1
6335720 Mori et al. Jan 2002 B1
6388719 Matsunaga et al. May 2002 B1
6411357 Ting et al. Jun 2002 B1
6456350 Ashizawa Sep 2002 B1
6469765 Matsuyama et al. Oct 2002 B1
6531815 Okuyama et al. Mar 2003 B1
6577368 Yuh et al. Jun 2003 B1
6784966 Maeda et al. Aug 2004 B2
6801288 Ashizawa et al. Oct 2004 B1
6816221 Oke et al. Nov 2004 B2
6927824 Takeda et al. Aug 2005 B1
6950165 Matsumoto et al. Sep 2005 B2
7023517 Song et al. Apr 2006 B2
7145619 Sawasaki et al. Dec 2006 B2
7196760 Maeda et al. Mar 2007 B2
7206050 Chae Apr 2007 B2
7251008 Maeda et al. Jul 2007 B2
8395744 Yoshida Mar 2013 B2
9291863 Onogi et al. Mar 2016 B2
9946125 Onogi Apr 2018 B2
10126608 Onogi Nov 2018 B2
10126609 Onogi Nov 2018 B2
10606133 Onogi Mar 2020 B2
20010002146 Komatsu May 2001 A1
20010012084 Ohta Aug 2001 A1
20010026331 Oota et al. Oct 2001 A1
20010036680 Higashi Nov 2001 A1
20010040661 Ohta et al. Nov 2001 A1
20020004108 Iwakabe Jan 2002 A1
20020008794 Song et al. Jan 2002 A1
20020027538 Shimizu et al. Mar 2002 A1
20020047971 Kwon et al. Apr 2002 A1
20020075422 Kimura Jun 2002 A1
20020180919 Maeda et al. Dec 2002 A1
20030071931 Nakayoshi et al. Apr 2003 A1
20030117541 Kim Jun 2003 A1
20030179335 Sato Sep 2003 A1
20030214500 Ishii et al. Nov 2003 A1
20040036826 Maeda et al. Feb 2004 A1
20040100431 Yoshida et al. May 2004 A1
20040108977 Hirayama Jun 2004 A1
20040114082 Lee Jun 2004 A1
20040150771 Lee Aug 2004 A1
20040263750 Chae Dec 2004 A1
20050018121 Jen et al. Jan 2005 A1
20050128414 Yang Jun 2005 A1
20050139837 Lee et al. Jun 2005 A1
20050140836 Choi Jun 2005 A1
20050211986 Konno et al. Sep 2005 A1
20050225708 Oke Oct 2005 A1
20050248715 Byun et al. Nov 2005 A1
20060017865 Tsubata et al. Jan 2006 A1
20060061268 Nakanishi Mar 2006 A1
20060123293 Kim Jun 2006 A1
20060231846 Hong et al. Oct 2006 A1
20060244741 Kimura et al. Nov 2006 A1
20060279504 Fujita Dec 2006 A1
20070018926 Shin et al. Jan 2007 A1
20070120779 Nakamura et al. May 2007 A1
20070139600 Lee Jun 2007 A1
20070152943 Hwang Jul 2007 A1
20070206144 Maeda et al. Sep 2007 A1
20070279563 Iwato et al. Dec 2007 A1
20080024416 Onugi et al. Jan 2008 A1
20090079889 Komeno et al. Mar 2009 A1
20090102826 Oke et al. Apr 2009 A1
20090310078 Konno et al. Dec 2009 A1
20100157231 Jung Jun 2010 A1
20110242469 Kawamura Oct 2011 A1
20170146873 Onogi May 2017 A1
Foreign Referenced Citations (23)
Number Date Country
9-160075 Jun 1997 JP
9-230380 Sep 1997 JP
10-133234 May 1998 JP
10-186351 Jul 1998 JP
10-319436 Dec 1998 JP
11-125835 May 1999 JP
2001-183685 Jul 2001 JP
2001-330844 Nov 2001 JP
2002-296611 Oct 2002 JP
2002-311405 Oct 2002 JP
2003-43948 Feb 2003 JP
2003-090994 Mar 2003 JP
2003-131248 May 2003 JP
2005-070541 Mar 2005 JP
2005-275054 Oct 2005 JP
2001-0039664 May 2001 KR
10-2003-0078795 Oct 2003 KR
10-2005-0001954 Jan 2005 KR
10-2005-0058105 Jun 2005 KR
10-2005-0067735 Jul 2005 KR
10-2005-0070709 Jul 2005 KR
10-2006-0027623 Mar 2006 KR
10-2006-0098536 Sep 2006 KR
Non-Patent Literature Citations (20)
Entry
U.S. Patent and Trademark Office, Non-Final Office Action issued in connection with U.S. Appl. No. 13/493,618, dated Feb. 13, 2015. (18 pages).
U.S. Patent and Trademark Office,Final Office Action issued in connection with U.S. Appl. No. 13/493,618, dated Sep. 30, 2013 (9 pages).
Office Action dated Nov. 25, 2015 in corresponding U.S. Appl. No. 11/878,579.
Final Rejection issued in connection with U.S. Appl. No. 11/878,579, dated Jun. 27, 2014 (14 pages).
Non-Final Rejection issued in connection with U.S. Appl. No. 11/878,579, dated Jan. 17, 2014 (9 pages).
Final Office Action issued in connection with U.S. Appl. No. 11/878,579, dated Oct. 26, 2012 (10 pages).
Non-Final Office Action issued in connection with U.S. Appl. No. 11/878,579, dated May 18, 2012 (9 pages).
Non-Final Office Action issued in connection with U.S. Appl. No. 11/878,579, dated Oct. 26, 2011 (8 pages).
Non-Final Office Action issued in connection with U.S. Appl. No. 11/878,579, dated May 4, 2011 (8 pages).
Non-Final Office Action issued in connection with U.S. Appl. No. 11/878,579, dated Dec. 10, 2010 (7 pages).
Office Action dated Jul. 3, 2017 in U.S. Appl. No. 15/162,110.
Office Action dated Oct. 13, 2017 in corresponding U.S. Appl. No. 15/423,209.
U.S. Office Action dated Feb. 14, 2018 in corresponding U.S. Appl. No. 15/423,209.
Non-Final Office Action issued in related U.S. Appl. No. 16/163,794 dated Aug. 7, 2019. 18 pages.
Non-Final Office Action issued in related U.S. Appl. No. 16/521,247 dated Aug. 21, 2019. 14 pages.
Non-Final Office Action dated Apr. 29, 2020 in related U.S. Appl. No. 16/163,794. 28 pages.
U.S. Patent and Trademark Office, Non-Final Office Action issued in connection with U.S. Appl. No. 13/493,618, dated Feb. 13, 2015. (17 pages).
Final Office Action issued in corresponding U.S. Appl. No. 16/163,794 dated Jan. 3, 2020. 27 pages.
Office Action issued in related U.S. Appl. No. 16/521,228 dated Dec. 31, 2020. 23 pages.
Office Action issued in related U.S. Appl. No. 16/521,228 dated May 19, 2021. 32 pages.
Related Publications (1)
Number Date Country
20200379305 A1 Dec 2020 US
Divisions (1)
Number Date Country
Parent 16521228 Jul 2019 US
Child 16995368 US
Continuations (3)
Number Date Country
Parent 16163794 Oct 2018 US
Child 16521228 US
Parent 15134677 Apr 2016 US
Child 16163794 US
Parent 11878579 Jul 2007 US
Child 15134677 US