Display device

Information

  • Patent Grant
  • 6262705
  • Patent Number
    6,262,705
  • Date Filed
    Wednesday, June 7, 1995
    29 years ago
  • Date Issued
    Tuesday, July 17, 2001
    23 years ago
Abstract
A display device comprises a display panel having a ferroelectric liquid crystal, information electrodes and scan electrodes for changing orientations of the ferroelectric liquid crystal in the display panel, and a memory for storing display data. A scan electrode driver supplies a signal to a scan electrode whose ferroelectric liquid crystal is to be reoriented in accordance with the data stored in the memory, and a controller supplies data for designating the scan electrode whose ferroelectric liquid crystal is to be reoriented and data indicating an orientation status to the memory and the scan electrode driver.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates to a display device for displaying data, and more particularly to a dispaly device having a ferroelectric liquid crystal panel.




2. Related Background Art




The use of a bistable liquid crystal element has been proposed by Clark and Lagerwall (JP-A-107216/1981 and U.S. Pat. No. 4,367,924). Ferroelectric liquid crystal having chiral smectic C phase (Sm C *) or H phase (Sm H *) is usually used as the bistable liquid crystal. This liquid crystal has bistable state to an electric field, including a first optically stable state (first orientation state) and a second optically stable state (second orientation state). Accordingly, unlike an optical modulation element used in a TN type liquid crystal, the liquid crystal is oriented in the first optically stable state for one electric field vector, and the liquid crystal is oriented in the second optically stable state for the other electric field vector. The liquid crystal of this type quickly responds to the applied electric field to assume one of the two stable states and maintains the state when the electric field is removed. Many of the problems involved in the TN type element are essentially resolved by making use of the above property.




In the display device which uses the TN type element, the TN type element has no memory function and hence the content of display is not stored in the display panel. Accordingly, no special means for erasing the display content is necessary from a security stand-point of confidential information. On the other hand, in the display panel which uses the bistable ferroelectric liquid crystal, the display content is stored in the display panel. In a transmission type display device which allows observation of the display content by illumination of a back light, the stored display content is not recognized when the back light is turned off, but when the back light is turned on, the stored display content appears. This raises a problem with security of confidential information.




In the liquid crystal display device of this type in which scan electrodes and information electrodes are arranged in a matrix and liquid crystal is filled between the electrodes to form a number of pixels to display the image, a scan signal is sequentially and periodically applied to the scan electrodes while a video signal is applied to the information electrodes in synchronism with the scan signal. In this case, the transfer of the video signal and the selection of the scan electrode are done by at least three signal lines for vertical synchronization signal VD, horizontal synchronization signal and video signal DATA. The vertical synchronization signal VD is produced at a period of one screen (one frame) time, and the horizontal synchronization signal is produced at a constant period (1H period) by at least the number required to scan the horizontal scan electrodes. The VD and HD are always in a fixed relation, that is, in a synchronized relation, and n video signals DATA are transferred in the 1H period, where n is the number of information electrodes.




In the transfer system which uses the three signal lines, a leading scan electrode of the screen is selected at the VD pulse, the scan starts from that scan electrode, and other the scan electrodes are sequentially scanned from the top to the bottom of the screen by the HD pulses. At the same time, the video signal DATA is transferred to the sequentially selected scan electrodes to form one screen. The above operation is repeated 30 times (30 frames) or more per second.




In a large size and multi-pixel display device, the frequencies of VD, HD and DATA are necessarily high if the display panel is driven at higher than 30 frames per second. For example, where the display panel has 400 scan electrodes and it is driven at 30 frames per second, the 1H period corresponds to 80μ seconds.




When the ferroelectric liquid crystal is used as the material of the liquid crystal display panel, there is no known practical ferroelectric liquid crystal material which allows writing (updating) of pulses applied to the scan electrodes at a rate of 80μ seconds per 1H period. If more than 80μ seconds of time is given to the 1H period to apply the pulses so that the writing (updating) of the screen is done by the conventional signal transfer system and drive system, the number of frames is smaller than 30 frames per second. In this case, the scan state is visible by human beings and the quality of the displayed image deteriorates. Further, since the scan electrodes are sequentially scanned and all information electrodes have the video signal always applied in synchronism with the scan signal, the power consumption is high.




SUMMARY OF THE INVENTION




It is an object of the present invention to provide a display device with a display panel having a memory property, which can modify a display content for modified display data.




It is another object of the present invention to provide a display device with a display panel having a memory property, which can erase displayed data.




It is another object of the present invention to provide a display device which divides scan lines of a display panel into blocks to allow rewriting of display for each block.




It is another object of the present invention to provide a display device which sends modified display data to a display panel to modify a display content.




It is another object of the present invention to provide a display device which displays data while maintaining synchronization between a display panel and an image data transmitter.











BRIEF DESCRIPTION OF THE DRAWINGS





FIGS. 1 and 2

show circuit configurations of the present invention,





FIGS. 3 and 4

show perspective views of ferroelectric liquid crystal elements used in the present invention,





FIG. 5

shows a waveform of a display content erase voltage used in the present invention,





FIGS. 6A and 6B

show projections of a director of a chiral smectic layer in a uniform orientation,





FIGS. 7A and 7B

show projections of a director of a chiral smectic layer in a twist orientation,





FIG. 8

shows one embodiment of a display panel of the present invention,





FIG. 9

shows a signal transfer system in the embodiment of the present invention,





FIG. 10

shows another embodiment of a display panel of the present invention,





FIG. 11

shows a block diagram to explain the drive of a ferroelectric liquid crystal display panel in the embodiment of the present invention,





FIG. 12

shows a timing chart of the embodiment of the present invention,





FIG. 13

shows a flow chart of an operation of a common address data designation circuit,





FIG. 14

shows transmitter and receiver in the embodiment of the present invention,





FIG. 15

shows a timing chart of one frame period to explain a signal communication method of the present invention, and





FIG. 16

shows a timing chart of one horizontal scan period in FIG.


2


.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




First Embodiment




Chiral smectic liquid crystal having ferroelectric property is particularly suitable as a liquid crystal material used in the present invention. Specifically, chiral smectic C phase (Sm C *), chiral smectic G phase (Sm G *), chiral smectic F phase (Sm F *), chiral smectic I phase (Sm I *) or chiral smectic H phase (Sm H *) liquid crystal may be used. Details of the ferroelectric liquid crystal are described in “Ferroelectric Liquid Crystals” LE JOURNAL DE PHYSIQUE LETTERS 1975, NO. 36 (L-69), “Submicro Second Bistable Electro-optic Switching in Liquid Crystals” Applied Physics Letters, 1980, No. 36 (11), and “Liquid Crystals” Solid-State Physics of Japan, 1981, NO. 16 (141). The present invention may use the ferroelectric liquid crystals disclosed in those articles.




Specific examples of the ferroelectric liquid crystal compound are decyloxybenzylidene-p′-amino-2-methylbutylcinnamate (DOBAMBC), hexyloxybenzylidene-p′-amino-2-chloropropylcinnamate (HOBACPC), and 4-o-(2-methyl)-butylresorcylidene-4′-octylaniline (MBRA 8). The ferroelectric liquid crystal which exhibits cholesteric phase at a temperature higher than that of a chiral smectic phase liquid crystal is most preferable. For example, biphenylester liquid crystal which exhibits a phase transition temperature described in the embodiment may be used.




When the element is constructed by using one of those materials, the element may be supported by a copper block having a heater embedded therein in order to keep the element at a temperature at which the liquid crystal compound exhibits a desired phase.





FIG. 3

shows a cell to explain the operation of the ferroelectric liquid crystal. The Sm C * phase is assumed as the desired phase.




Numerals


31


and


31


′ denote substrates (glass plates) covered by transparent electrodes made of thin films such as In


2


O


3


, SnO


2


or ITO (indium-tin oxide), and Sm C * phase liquid crystal which is oriented such that a liquid crystal molecule layer


32


normal to the glass plate is filled therebetween. Thick lines


33


represent the liquid crystal molecules which form a continuous spiral structure in parallel with the substrate plane. An angle between a center axis


35


of the spiral structure and an axis of the liquid crystal molecules


33


is represented by Ĥ. The liquid crystal molecules


33


each has a bipolar moment (P⊥)


34


orthogonally to the molecule. When a voltage higher than a predetermined threshold is applied between the substrates


31


and


31


′, the spiral structure of the liquid crystal molecules


33


is released and the liquid crystal molecules


33


may be reoriented so that all the bipolar moments (P⊥)


34


are oriented along the electric field. The liquid crystal molecule


33


has an elongated shape, with a refractive index along a major axis being different from the refractive index along a minor axis. Thus, when polarizers which are cross-nicol to each other are placed on the opposite sides of the glass plate, a liquid crystal optical element whose optical characteristic changes depending on a polarity of applied voltage is provided.




The liquid crystal cell preferably used in the liquid crystal optical element of the present invention may be very thin (for example, 10 μm or less). As the liquid crystal layer becomes thinner, the spiral structure of the liquid crystal molecules is released even under non-application of the electric field as shown in

FIG. 4

, and the bipolar moment P or P′ is oriented either upward (


44


) or downward (


44


′). One half of an angle between the molecule axis of the liquid crystal molecule


43


and a direction


43


is called a tilt angle (Ĥ) which is equal to one half of an apex angle of a cone of the spiral structure. Electric field E, or E′ of opposite polarity, which is higher than a predetermined threshold, is applied to such a cell by voltage application means


41


or


41


′ as shown in FIG.


4


. Thus, the bipolar moment is reoriented upward


44


or downward


44


′ in accordance with the electric field vector of the electric field E or E′, and the liquid crystal molecules are oriented in either the first stable state


43


or the second stable state


43


′.




There are two advantages in utilizing the ferroelectricity as the liquid crystal optical element, as described above. First, the response speed is very fast, and secondly, the orientation of the liquid crystal molecule is bistable. The second advantage is explained with reference to FIG.


4


. When the electric field E is applied, the liquid crystal molecule is oriented in the first stable state


43


which is stable even after the electric field is removed. When the electric field E′ of the opposite polarity is applied, the liquid crystal molecule is oriented in the second stable state


43


′ which is also stable even after the electric field is removed.




The cell is preferably as thin as possible in order to effectively attain the fast response speed and the bistability.





FIG. 1

shows a circuit configuration of a display device of the present invention. Numeral


11


denotes a ferroelectric liquid crystal display panel, numeral


12


denotes a scan line driver, numeral


13


denotes an information line driver, numeral


14


denotes a controller, and numeral


16


denotes a back light arranged on a back side of the display panel


11


.




In the display device shown in

FIG. 1

, when an operator turns off a main switch


1


to terminate the display, a signal is generated by a display content erase signal generator


26


and it is supplied to the controller


14


. The scan line driver


12


and the information line driver


13


are controlled by a control signal from the controller


14


, and an erase signal is supplied to the scan line driver


12


and erase data is supplied to the information line driver


13


, from the controller


14


.




The signal supplied from the scan line driver


12


when the display content is to be erased may be identical to the scan signal used for writing. A signal to orient the ferroelectric liquid crystal to one stable state (white) is simultaneously applied to the information lines in synchronism with the output signal of the scan line driver


12


.

FIG. 5

shows the signals VS


1


, VS


2


, . . . produced by the scan line driver


12


and the signals VI


1


, VI


2


, . . . produced by the information line driver


13


. In the present invention, instead of those signals, a 2V


0


pulse may be simultaneously applied to the scan lines, and a −V


0


pulse may be applied to the information lines in synchronism therewith.




After the display content has been erased, the scan line driver


12


supplies an end signal to the controller


14


which sends a power-off signal to a power controller


15


so that the power is tuned off.




In the present invention, when the display content is to be observed by the illumination of the back light


16


arranged behind the display panel


11


, the display content erase signal is supplied to the controller


14


which controls the turn-off of the back light


16


.




When data is to be displayed on the display device, video RAM address data is sent to the controller


14


which produces the control signal supplied to the scan line driver


12


and the information line driver


13


. The controller


14


decodes the video RAM address data and sends a scan line address signal and a display data to the scan line driver


12


and the information line driver


13


, respectively.





FIG. 2

shows a circuit configuration of another embodiment of the display device of the present invention.




In the display device of

FIG. 2

, when an operator turns on a main switch


2


to start the display, a signal is generated by the display content erase signal generator


26


and it is supplied to the controller


14


. The scan line driver


12


and the information line driver


13


are controlled by a control signal from the controller


14


, and erase data is supplied to the scan line driver


12


and blank data is supplied to the information line driver


13


, from the controller


14


. The drive signals produced by the scan line driver


12


and the information line driver


13


may be the drive signals shown in FIG.


5


.




After the display content has been erased, an end signal is supplied from the scan line driver


12


to the controller


14


and the scan line driver


12


and the information line driver


13


are controlled to drive the display.




In the display device shown in

FIG. 2

, when the display content is to be observed by the illumination of the back light


16


arranged behind the display panel


11


, the turn-on of the back light


16


is controlled by the controller


14


which receives the end signal.




In the present invention, the voltages to erase the display content stored in the display panel


11


are the scan signals VS


1


, VS


2


, . . . on the scan lines and the erase signals VI


1


, VI


2


, . . . on the information lines, as shown in

FIG. 5

, A.C. voltages are preferable.




In the present invention, the above A.C. voltages are utilized to form the uniform orientation of the ferroelectric liquid crystal element shown in

FIGS. 6A and 6B

.




The above ferroelectric liquid crystal element is more easily attained in the twist orientation in which the liquid crystal molecules are twisted from the upper substrate to the lower substrate in the molecular layer as shown in

FIGS. 7A and 7B

than in the uniform orientation in which the liquid crystal molecules are arranged in parallel in the liquid crystal molecule layer as shown in

FIGS. 6A and 6B

. When the liquid crystal molecules are in the twist orientation, the apparent tilt angle between the liquid crystal molecule axes in the first orientation and second orientation is small, resulting in the reduction of contrast and transmitted light as well as overshoot in the response of the liquid crystal molecule when the orientation is switched. This causes fluctuation of the transmitted light due to flicker of the display image. Accordingly, the display device having the liquid crystal molecules uniformly oriented is preferable.





FIGS. 7A and 7B

shows a director or C director


71


cut in a plane of a smechtic layer of a bistable liquid crystal cell when the spiral structure is released, and an array of self-polarizations


72


. A top circle (which corresponds to a projection of the liquid crystal cone onto the smechtic layer) shows a state near the upper substrate, and a bottom circle shows a state near the lower substrate. In

FIG. 7A

, an average self-polarization


73




b


is oriented downward, and in

FIG. 7B

, an average self-polarization


73




a


is oriented upward. Accordingly, switching takes place between the state of FIG.


7


A and the state of

FIG. 7B

depending on the electric field.





FIGS. 6A and 6B

show arrays of C directors when there is no twist along the direction of thickness of the liquid crystal cell, that is, in an ideal state. For general purposes, the liquid crystal molecules are shown as somewhat tilted to the substrate plane. The direction of the self-polarization is upward in FIG.


6


A and downward in FIG.


6


B. The uniform orientation shown in

FIGS. 6A and 6B

is attained by applying to the ferroelectric liquid crystal in the twist orientation shown in

FIGS. 7A and 7B

an A.C. voltage higher than a threshold voltage (10-500 V) at a frequency of higher than 0.1 Hz, preferably 10 Hz-5 KHz.




In the present embodiment, the uniform orientation of the ferroelectric liquid crystal element may also be attained by the A.C. voltage applied to the display panel when the display content is to be erased. In this case, the display content erase voltage may be an A.C. voltage of 10 V-500 V at a frequency of higher than 0.1 Hz.




In the display device of the present invention, the above display content erase voltage may be applied at either start time or end time of the operation.




In accordance with the present invention, the display content previously written is erased at the start time of operation of the display device, and the uniform orientation of the ferroelectric liquid crystal element is attained.




Second Embodiment





FIG. 8

shows a block diagram of a second embodiment of the display device of the present invention. Numeral


11


denotes a display panel, and ferroelectric liquid crystal is filled between information line electrodes DL (640 lines) and scan line electrodes SL (400 lines). Numeral


13


denotes an information line driver which supplies a signal to the information line electrodes DL. Numeral


12


denotes a scan line driver which supplies a signal to the scan line electrodes SL. Numeral


4


denotes a video data shift register which receives one line of serial video data sent for displaying on the display panel


11


. Numeral


5


denotes a line memory which parallelly receives one line of serial data sent to the video data shift register


13


and stores it. Numeral


6


denotes an information electrode driver which applies voltages to the information line electrodes DL in accordance with one line of data stored in the line memory


5


.




Numeral


7


denotes an address data latch which latches an address data to designate one of the scan line electrodes SL sent with the video data sent for displaying on the display panel


11


. Numeral


8


denotes an address decoder which selects one of the scan line electrodes SL to which the voltage is to be applied in accordance with the address data latched in the address data latch


7


. Numeral


9


denotes a scan electrode driver which applies a voltage to the scan line electrode SL selected by the address decoder


8


. Numeral


10


denotes a designation signal line which designates address field and data field of the data sent for displaying. Numeral


17


denotes an address data line through which an information signal from the image memory VRAM is transferred. Numeral


18


denotes a switch which switches the information signal from the address data line


11


to the video data shift register


4


or the address data latch


7


in accordance with a signal from the switch signal line


10


. Numeral


19


denotes an image memory which stores the image data consisting of pixels at the crosspoints of the information line electrodes DL and the scan line electrodes SL of the display panel


11


, for each of the bits corresponding to the pixels. Numeral


20


denotes a CPU which controls rewriting of the image memory


19


, sends the scan line address corresponding to the rewritten row and the information signal which is the image data of that row to the address data line


17


, and sends the designation signal to the designation signal line


10


.





FIG. 9

shows a timing chart of a designation signal


10


S on the designation signal line


10


and an information signal line


17


S on the address data line


17


. The information signal lines illustrates, in abbreviated fashion, lines


1


through


640


of the information line electrodes DL.




When the designation signal


10


S is high level, the information signal


17


S includes a scan line electrode address which designates one of the scan line electrodes SL, and if the subsequent designation signal


10


S is low level, the information signal


17


S serially transfers the video signal, that is, data on the voltages for each of the information line electrodes DL. Before the designation signal


10


S becomes high level, there is a period of dead time which is used for an external transfer unit and a very short period.




When the designation signal


10


S is high level, the switch


18


switches the address data line


17


to the address data latch


7


. As a result, the scan electrode address in the information signal


17


S is latched in the address data latch


7


and the voltage is applied to one of the scan line electrodes SL by the scan electrode driver


9


through the address decoder


8


.




When the designation signal


10


S is low level, the switch


18


switches the address data line


17


to the video data shift register


4


. As a result, the video information in the information signal


17


S is sent to the video data shift register


4


, and the voltage is applied or not applied to the information line electrodes DL by the information electrode driver


6


through the line memory


5


.




The scan line electrode address to be sent to the scan electrode driver


12


and the video information to be sent to the information electrode driver


13


are sent through one address data line


17


with the selected scan line electrode address first followed by the video image of the selected scan line electrode. In this manner, the serial transfer of the signals is attained.




In the liquid crystal display panel which uses the ferroelectric liquid crystal having the memory property, only the scan electrodes for the pixels to be written (rewritten) are scanned in the partial writing (rewriting) of the screen without changing the other portion of the screen.




In accordance with the signal transfer system of the present invention, the selected scan electrode address is attached to the head of the information signal DATA, and the video information of the selected scan electrode is sent following thereto. The information signal DATA is transferred in synchronism with the address/data signal which functions to distinguish the scan electrode address from the video information, and partial writing (rewriting) of any scan electrode is attained. By the partial writing (rewriting), an apparent response speed of the display of the large size and multi-pixel liquid crystal, display panel which uses the ferroelectric liquid crystal and which cannot normally respond fast, is improved. By the partial writing (updating), the number of scan electrodes to which the voltages are applied is reduced and the voltages are applied individually. Thus, the power consumption is reduced.




When the signal transfer system of the present invention is used to attain the partial writing (rewriting), the above advantages are offered.




Third Embodiment





FIG. 10

shows a configuration of a third embodiment of the present invention.




Numeral


11


denotes a display panel which comprises scan electrodes


2


including


20


scan electrode blocks


201


,


202


, . . .


220


,


640


information electrodes


3


and ferroelectric liquid crystal filled between the scan electrodes


2


and the information electrodes


3


. Orientation of the ferroelectric liquid crystal is changed by an electric field created by voltages applied to the electrodes at crosspoints of the matrix of the scan electrodes


2


and the information electrodes


3


.




Numeral


13


denotes an information electrode driver which comprises a video data shift register


4


for storing


640


serial video data from the information signal line


6


, a line memory


5


for storing parallel video data from the video data shift register


4


, and an information electrode driver


6


for applying a voltage to the information electrodes DL in accordance with the vidoe data stored in the line memory


5


.




Numeral


12


denotes a scan electrode driver which comprises a decoder


23


for selecting one of the


20


blocks in accordance with the address data from a block address data line


21


, 20-bit shift registers


301


-


320


for storing signals from the decoder


22


, and a scan electrode driver


9


for applying voltages to the scan electrodes SL block by block in accordance with the signals from the shift registers


301


-


320


.




Numeral


22


denotes an information signal line for transfrering the video data to the video data shift register


4


, numeral


25


denotes a clock pulse line for transferring a clock signal used as a shift clock for the shift registers


301


-


320


, numeral


21


denotes a block address line for transferring 5-bit block address data to the decoder


23


, numeral


20


denotes a CPU which receives a clock pulse from an oscillator


24


and controls the image memory


19


and the signal transfer to the information signal line


22


, clock pulse line


25


and block address


21


.




Numeral


24


denotes the oscillator which generates the clock pulse to clock the entire display device and supplies it to the CPU


20


. Numeral


19


denotes the image memory which stores the image data consisting of pixels at the crosspoints of the scan electrodes SL and information electrodes DL of the display panel


11


.




The operation of the display device will be explained.




In the scan electrode driver


12


, address data A


0


-A


4


for selecting the scan electrodes SL


1


-SL


20


is applied to the decoder


23


which selects one of the


20


scan electrode blocks S


1


-SL


20


in accordance with the address data. The CPU


20


selects a block corresponding to the block of the image memory


19


which has been rewritten. The circuit for each block includes 20-bit shift register


301


-


320


, and the selected block sequentially scans the 20 lines starting from the top scan line in the block by the pulse supplied from the shift pulse line


25


. The scan signal is supplied to the scan electrode driver


9


through which the drive pulse is supplied to the scan electrodes SL of the display panel


11


. The pulse from the shift pulse line


27


is always active whether the scan is started or stopped. Accordingly, the start and end of the scan is determined by the timing selected by the decoder


23


.




On the other hand, the video information which controls the light transmission of the pixels of the display panel


11


is supplied from the information signal line


22


to the video data shift register


4


which shifts it left for each one pixel information so that the video information of the pixels corresponding to the 640 information electrodes DL is separated. After one scan line of horizontal shift is completed in the video data shift register


4


, the video information is transferred to the line memory


5


and temporarily stored therein.




The information electrode driver


13


repeats the above operation for one block (20 times) in synchronism with the scan electrode driver so that the drive pulses are produced by the information electrode driver.




In this manner, one block is partially written. When the partial writing is to be done over a plurality of blocks, the one block partial writing is repeated a plurality of times.




In accordance with the present invention, in the liquid crystal display device which uses the ferroelectric liquid crystal having the memory property, only the scan electrodes of the scan electrode block to which the scan electrodes of the pixels to be written belong are scanned in the partial writing of the screen so that the partial writing is attained without changing the other portion of the screen.




By the partial writing, the apparent response speed of the display of the display panel which uses the ferroelectric liquid crystal which cannot satisfy the required response speed is increased, and the writing is attained without being visually recognized by the human eye.




By the partial writing, the number of scan electrodes to which the voltages are applied is minimum and the voltages are individually applied to the electrodes. Therefore, the power consumptions is saved.




Fourth Embodiment




In

FIG. 11

, a video signal output circuit


50


may be a television signal receiver which produces a horizontal synchronization signal on and an analog video signal VD. The analog video signal VD is applied to an A/D converter


52


which produces a digitized video data, which is supplied to a CPU


20


. The CPU


20


supplies the video data of each frame to a two-frame VRAM (video RAM)


19


which temporarily stores it. The CPU


20


also supplies a synchronization signal φM generated by a horizontal synchronization signal φh supplied from the video signal output circuit, to a switching circuit


53


of the ferroelectric liquid crystal display device. A designation circuit


54


is a coincidence circuit which compares the one frame of video data temporarily stored in the VRAM


19


with a frame of video data next applied to the CPU


20


, sequentially by line and supplies a mismatch signal P to the CPU


20


. The switching circuit


53


separates the serial data SD supplied from the CPU


20


into the video data and common address data by a switch


55


and supplies them to the information electrode driver


13


and the scan electrode driver


12


of the ferroelectric liquid crystal display panel (having 400 scan electrodes)


11


. The information electrode driver


13


comprises a signal shift register


4


, a line memory


5


, and an electrode driver


6


, and it sequentially shifts the input video data by one line (1H) at a time. The scan electrode driver


12


comprises an address data latch


33


, a decoder


34


and a scan electrode driver


35


and it decodes the common address data latched in the address data latch


7


by the decoder


8


so that the scan electrode driver


9


drives the scan electrode of the selected address.




The operation of the present embodiment is explained with reference to a timing chart of

FIG. 12 and a

flow chart of FIG.


13


.




The video signal supplied from the video signal output circuit (for example, television signal receiver)


50


is applied to the A/D converter


52


which produces the digitized video data, which is supplied to the CPU


20


. The CPU


20


temporarily stores the video data for each frame alternately into the two-frame VRAM


19


. The common address designation circuit


54


compares the video data of the temporarily stored previous frame and the video data of the next input frame, line by line, in accordance with the flow chart of

FIG. 13

to detect the common address of the scan electrode whose data has been changed and produces a mismatch signal P. The CPU counts the mismatch signal P, fetches the address data of that count from the ROM


56


and produces a serial data SD having the video data of the address in the video data of the next frame stored in the VRAM


19


, serially added thereto. The serial data SD is produced as shown in the timing chart of

FIG. 12

with the common address data produced at the rise time of the horizontal synchronization signal φh being added to the front of the video signal. The swithcing circuit


53


actuates the switch


55


in synchronism with the rise of the synchronization signal φM supplied by the CPU


20


, and supplies the video data to the information electrode driver


13


and the common address data to the scan electrode driver


12


. In this manner, the synchronization of the video data and the common address data is secured. The address data of the scan electrode whose data has been changed is supplied to the address data latch


7


and decoded by the decoder


8


so that the scan electrode of the selected address is scanned by the scan electrode driver


9


and only the image of the common address data is changed. For example, if the video data of the previous frame and the video data of the next frame are different in the common address data n (0≦n ≦400), the CPU


20


outputs only the video data of the next frame corresponding to the common address data n to change the image of the n-th scan electrode of the ferroelectric liquid crystal display panel


11


.




The ferroelectric liquid crystal panel


11


can maintain the video data by its memory property even after the signal line of the driver has been blocked, and can change only a portion of the image by applying the drive signals to portions of scan electrodes and signal electrodes. Accordingly, the above operation creates no problem in the display.




In the present embodiment, the serial data SD is produced in order to synchronize the video data with the common address data. Alternatively, the video data and the common address data may be separately and directly applied to the signal electrode driver and the scan electrode driver, respectively, so long as they are synchronized. In the present embodiment, the ferroelectric liquid crystal panel is used although the present invention is applicable to other liquid crystal panel having the memory property.




In accordance with the present invention, when only a portion of the screen of the liquid crystal display panel having the memory property is to be changed, it is changed by scanning only that portion of the screen and not scanning the entire screen. Accordingly, the apparent display response speed is increased and the power consumption is significantly reduced.




Fifth Embodiment





FIG. 14

shows a block diagram of a fifth embodiment of the display device of the present invention.




Numeral


60


denotes a display and numeral


70


denotes a transmitter which sends data to be displayed to the display


60


and controls the display


60


. The display


60


includes a display panel


11


which has scan electrodes SL and information electrodes DL,.and also has an information electrode driver


13


including a video data shift register, a line memory and an information electrode driver for applying signals to the information electrodes DL, a scan electrode driver


12


including a shift register and a scan electrode driver for applying signals to the scan electrodes SL, and a control circuit


61


for producing a synchronization signal.




Numeral


62


denotes a data line for supplying the video signal data to the video data shift register of the information electrode drive circuit


13


from the transmitter


70


, numeral


63


denotes a synchronization signal line for supplying the synchronization signal from the control circuit


61


to the transmitter


70


, numeral


64


denotes a vertical synchronization signal line for supplying the vertical synchronization signal VD to the shift register of the scan electrode driver


12


, and numeral


65


denotes a horizontal synchronization signal line for supplying the horizontal synchronization signal HD to the shift register of the scan electrode driver


12


.




Numeral


66


denotes a video data register which stores data to be sent to the data line


62


. Numeral


67


denotes a CPU which controls the video data register


66


and supplies the vertical synchronization signal VD and horizontal synchronization signal HD.





FIG. 15

shows a timing chart for one frame period of the signal communication method when the display panel is sequentially scanned, and

FIG. 16

shows a timing chart for one horizontal scan period (1H) in FIG.


15


.




In

FIG. 15 and 16

, the transmitter


70


supplies VD, HD and DATA and controls the output timing thereof by the synchronization signal SYNC generated by the controller


61


of the display


60


. The period of SYNC is 250 μsec. which is equal to a period to write one scan line of data. The video DATA is transferred over 50 μsec. and the remaining 200 μsec. period is a wait time to the end of writing. After the wait time, the SYNC pulse is supplied from the controller


61


to the transmitter


70


, and the transmitter


70


produces the HD pulse at the peak of the SYNC pulse and selects the next scan electrode and starts the transfer of DATA. The above operation is repeated 400 times which is equal to the number of scan electrodes SL to form one screen (frame).




In accordance with the present invention, when the write speed of the liquid crystal display device which uses the ferroelectric liquid crystal does not match to the transfer speed by the information signal, particularly when the former is slower than the latter, the synchronization signal SYNC is sent from the liquid crystal display device (which is the receiver) to the information signal output circuit (which is the transmitter) so that the transmitter sends the information signal in accordance with the timing of the SYNC pulse and the display device and the information signal output circuit synchronize with each other to produce a normal image.



Claims
  • 1. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:video memory means for storing the image data and position information of the image data; renewal control means for renewing a part of the image data in said video memory means; control means for serially outputting the renewed part of the image data and position information on a same signal line from said video memory means; and separating means for separating the position information and the renewed part of the image data output by said control means in response to a synchronization signal and transferring the separated position information and the renewed part of the image data, wherein the separated position information and the renewed part of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 2. A display controller according to claim 1, wherein said video memory means stores pixels comprising the image data, said pixels corresponding to the intersections of the scan electrodes and the signal electrodes.
  • 3. A display controller according to claim 1, wherein said read control means generates a signal designating the scan electrode as for the position, said signal representing the position to be updated, and said control means outputs the image data and said signal on the same signal line.
  • 4. A display controller according to claim 1, wherein said control means includes a processor.
  • 5. A display controller as set forth in claim 1, wherein said read control means transmits the renewed display data and the corresponding position information independently of display control time.
  • 6. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:memory means for storing the image data and position information of the image data; a processor for renewing a part of the image data and for serially outputting the renewed part of the image data to the display and the position information via a same signal line from said memory means, with the renewed part of the image data corresponding to an area of the display and the position information representing a position at which the renewed part of the image data is to be sent to the display; and separating means for separating the position information and the renewed part of the image data output by said processor, wherein the separated position information and the renewed part of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 7. A display controller according to claim 6, wherein said processor generates a signal designating the scan electrode as for the position signal, said signal representing the position to be updated.
  • 8. A display controller according to claim 6, wherein said memory means has a capacity for storing more information than information to be displayed on the display.
  • 9. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:video memory means for storing the image data; comparison means for detecting a portion to be updated in the image data of said video memory means, wherein said comparison means compares previous image data to next image data; processor means, responsive to a comparison result of said comparison means, for serially outputting designation data designating one among the plurality of scan electrodes and renewal portion of image data to be applied to the display from said video memory via a common line; and separating means for separating the designation data and the renewal portion of the image data output by said processor means, wherein the separated designation data and the renewal portion of the image date are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 10. A display controller according to claim 9, wherein said video memory means stores pixels comprising the image data, said pixels corresponding to intersections of the scan electrodes and the signal electrodes.
  • 11. A display controller according to claim 9, wherein said memory means has a capacity for storing more information than information to be displayed by the display.
  • 12. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:memory means for storing the image data; comparison means for detecting a portion to be updated in the image data of said memory means, wherein said comparison means compares previous image data to next image data, detects a portion to be updated in the image data, and outputs a signal corresponding to the detected portion; processor means, responsive to a comparison result of said comparison means, for serially outputting designation data designating one among the plurality of scan electrodes and renewal portion of image data to be applied to the display from said memory means via a common line; and separating means for separating the designation data and the renewal portion of the image data output by said processor means, wherein the separated designation data and the renewal portion of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 13. A display controller according to claim 12, wherein said memory means has a capacity for storing more information than information to be displayed on the display.
  • 14. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:video memory means for storing the image data and position information of the image data; detection means for detecting a change of part of the image data in said video memory means, said detection means comparing previous image data with next image data so as to detect the portion to be updated in the image data; control means, responsive to detection by said detection means, for serially outputting designation data designating one among the plurality of scan electrodes and renewal portion of image data to be applied to the display via a common line from said video memory means; and separating means for separating the position information and the changed part of the image data output by said control means in response to a synchronization signal, and transferring the separated position signal and the changed part of the image data to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 15. A display controller according to claim 14, wherein said video memory means stores pixels comprising image data, said pixels corresponding to intersections of the scan electrodes and the signal electrodes.
  • 16. A display controller according to claim 14, wherein said control means includes a processor.
  • 17. A display controller providing data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:memory means for storing the image data and position information of the image data; detection means for detecting a change of part of the image data in said memory means, said detection means comparing previous image data with the next image data so as to detect the portion to be updated in the image data; processor means, responsive to detection of said detection means, for serially outputting designation data designating one among said plurality of scan electrodes and renewal portion of data to be applied to the display from said video memory via a common line; and separating means for separating the designation data and the renewal portion of the image data output by said processor means, wherein the separated designation data and the renewal portion of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 18. A display controller according to claim 17, wherein said memory means has a capacity for storing more information than information to be displayed by the display.
  • 19. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:video memory means for storing the image data and position information of the image data; supply means for supplying a signal representing a change of a part of the image data in said video memory means; control means for, in response to the signal of said supply means, serially outputting the changed part of the image data to the display or outputting designation data designating one among the plurality of scan electrodes and image data to be applied to the signal electrodes, said control means outputting the designation data and the image data to be applied via a same signal line from said video memory means; and separating means for separating the position information and the changed part of the image data output by said control means in response to a synchronization signal, and transferring the separated position information and the changed part of the image data to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 20. A display controller according to claim 19, wherein said video memory means stores pixels comprising the image data, said pixels corresponding to the intersections of the scan electrodes and the signal electrodes.
  • 21. A display controller according to claim 19, wherein said control means includes a processor.
  • 22. A display controller providing data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:memory means for storing image data and position information of the image data; supply means for supplying a signal representing a change of a part of the data in said memory means; processor means for, in response to the signal of said supply means, serially outputting the data to the display or outputting designation data designating one among the plurality of scan electrodes and data to be applied to said signal electrodes via a same signal line from said memory means; and separating means for separating the designation data and a renewal portion of the image data output by said processor means, wherein the separated designation data and the renewal portion of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 23. A display controller according to claim 22, wherein said memory means has a capacity for storing more information than information be displayed by said display means.
  • 24. A display apparatus, comprising:display means having a plurality of scan electrodes and a plurality of signal electrodes; video memory means for storing image data; means for renewing the image data of the video memory means; generation means for generating a position to be updated in the image data of said video memory means; first control means for outputting the image data to said display means; second control means, responsive to said generation means, for serially outputting designation data designating a renewal portion among said plurality of scan electrodes and a renewal portion of image data to be applied to said signal electrodes via a same signal line from said video memory means; and separating means for separating the designation data and the renewal portion of the image data output by said second control means, wherein the separated designation data and image data are sent to a scan electrode driver and a signal electrode driver, respectively, of said display means.
  • 25. A display apparatus according to claim 24, wherein said control means includes a processor.
  • 26. A display device, comprising:display means having a plurality of scan electrodes arranged parallel to each other, and a plurality of signal electrodes arranged parallel to each other and orthogonal to said plurality of scan electrodes; memory means for storing data; means for renewing the data of said memory means; generation means for generating a portion to be updated in the data stored in said memory means; processor means for serially outputting the data to said display means and, in response to said generation means, for outputting designation data designating a first renewal portion among said plurality of scan electrodes and a second renewal portion of data to be applied to said signal electrodes via a same signal line from said memory means; and separating means for separating the designation data of the first renewal portion and the designation data of the second renewal portion, wherein the separated designation data of the first renewal portion and the designation data of the second renewal portion are sent to a scan electrode driver and a signal electrode driver, respectively, of said display means.
  • 27. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:video memory means for storing the image data and renewal information of the image data; renewal control means for renewing a part of the image data in said video memory means; and control means for serially outputting the renewed part of the image data and renewal information corresponding to a position at which the renewal part of the image data is to be displayed to the display on a common signal line from said video memory means; and separating means for separating the renewed part of the image data from the renewal information output by said control means in response to a synchronization signal, and transferring the separated renewal information and renewed part of the image data to a scan electrode driver and a signal electrode driver, respectively, of the display.
  • 28. A display controller providing image data to a display having a plurality of scan electrodes and a plurality of signal electrodes, comprising:memory means for storing the image data and a renewal signal of the image data; a processor for renewing a part of the image data and for serially outputting the renewed part of the image data to the display and the renewal signal via a same signal line from said memory, a part of the image data corresponding to an area of the display and the renewal signal representing a position at which the part of the image data is to be sent to the display; and separating means for separating the renewed part of the image data and the renewal signal output by said processor, wherein the separated renewal portion signal output and the renewed part of the image data are sent to a scan electrode driver and a signal electrode driver, respectively, of the driver.
Priority Claims (5)
Number Date Country Kind
61-192572 Aug 1986 JP
61-207326 Sep 1986 JP
61-207327 Sep 1986 JP
61-212184 Sep 1986 JP
62-002671 Jan 1987 JP
Parent Case Info

This application is a continuation of application Ser. No. 08/026,086, filed Mar. 4. 1993, which is a continuation of application Ser. No. 07/657,259, filed Feb. 19, 1991, which is a continuation of application Ser. No. 07/333,956, filed Apr. 6, 1989, which is a continuation of application Ser. No. 07/085,017, filed Aug. 13, 1987, now all abandoned.

US Referenced Citations (10)
Number Name Date Kind
4275421 Louie Jun 1981
4317115 Kawakami et al. Feb 1982
4485378 Matsui et al. Nov 1984
4635128 Toyoda Jan 1987
4646074 Hashimoto Feb 1987
4693563 Harada et al. Sep 1987
4699498 Naemura et al. Oct 1987
4763994 Kaneko et al. Aug 1988
4772881 Hannah Sep 1988
5034735 Inoue et al. Jul 1991
Foreign Referenced Citations (10)
Number Date Country
3347345 Jul 1984 DE
0121070 Oct 1984 EP
0167398 Jan 1986 EP
2075738 Nov 1981 GB
2139795 Nov 1984 GB
2157471 Oct 1985 GB
2162674 Feb 1986 GB
2164776 Mar 1986 GB
60-259073 Dec 1985 JP
62-165630 Jul 1987 JP
Non-Patent Literature Citations (2)
Entry
“Wirless world” Jan. 1969 p. 11.*
IBM Technical Disclosure Bulletin, “Video Compatability Feature”, vol. 28, No. 6 (Nov. 1985).
Continuations (4)
Number Date Country
Parent 08/026086 Mar 1993 US
Child 08/487913 US
Parent 07/657259 Feb 1991 US
Child 08/026086 US
Parent 07/333956 Apr 1989 US
Child 07/657259 US
Parent 07/085017 Aug 1987 US
Child 07/333956 US