This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2017-24328, filed on Feb. 13, 2017; the entire contents of which are incorporated herein by reference.
Embodiments of the present invention described herein relate to a display device.
Array substrates of display panels of display devices include gate lines and signal lines arranged orthogonal to the gate lines. Pixels for each color are disposed at crossing positions between the gate lines and the signal lines. A signal selection circuit distributes image signals output from a driver to the pixels of each color, inverts the polarities of the image signals, and outputs the image signals to the signal lines.
The signal selection circuit has analog switches for each pixel. The analog switches are made from CMOS. Open-close signal lines are connected to the plurality of analog switches. Open-close pulse signals of a positive polarity and open-close pulse signals of a negative polarity are supplied via the open-close signal lines. The open-close pulse signals being supplied to the open-close signal lines result in the emission of noise, which is a problem.
In light of this problem, an object of the present invention is to provide a display device that enables the reduction of noise emitted from the open-close signal lines connected to the analog switches included in the signal selection circuit.
According to embodiments, a display device includes a first insulating substrate, a plurality of gate lines in a display region on the first insulating substrate, a plurality of signal lines in the display region, the plurality of signal lines being orthogonal to the plurality of gate lines, pixels including switching elements at respective positions where the plurality of gate lines and the plurality of signal lines intersect and pixel electrodes connected to the switching elements, a driver configured to output an image signal, a signal selection circuit configured to distribute the image signal output from the driver to the signal lines connected to the pixels, a first open-close signal line configured to supply a first open-close signal from the driver to the signal selection circuit, and a second open-close signal line configured to supply a second open-close signal from the driver to the signal selection circuit, the second open-close signal having a different polarity than the first open-close signal. In this display device, a first end of the first open-close signal line is connected to the driver and a second end of the first open-close signal line is free, and a first end of the second open-close signal line is connected to the driver and a second end of the second open-close signal line is free.
The display device of this embodiment will be described hereinafter with reference to the accompanying drawings. While certain embodiments shall be described, the embodiments are presented by way of example only and are not intended to limit the scope of the invention. Indeed, the embodiments described herein may be embodied in a variety of other forms, and various omissions, substitution, and changes in the form of the embodiments may be made without departing from the spirit of the invention. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention. In the drawings, components may be shown schematically regarding the width, thickness, shape and the like, instead of being shown in accordance with the actual sizes, for the sake of clear illustration. The drawings are merely exemplary and do not limit the interpretations of the present invention in any way. In the specification and the drawings, components that are substantially the same as those depicted in a previous drawing (s) bear the identical reference signs thereto, and detailed descriptions thereof may be omitted.
Applications of a liquid crystal display device according to this embodiment include lateral electric field display devices sometimes referred to as an in-plane switching (IPS) mode display devices, and particularly fringe field switching (FFS) mode display devices, which use fringe fields and are derived from IPS.
In addition, the driver and the signal selection circuit according to this embodiment can be applied to organic EL display devices.
A liquid crystal display device according to a first embodiment will be described hereinafter with reference to
(1) Overall Configuration of Display Panel 1
A display panel 1 of the liquid crystal display device includes an array substrate 2, a counter substrate 3, a liquid crystal layer 4 held in a gap between the array substrate 2 and the counter substrate 3, and a sealing member 5 which causes peripheral regions 9 of the substrates 2 and 3 to adhere to each other to seal the liquid crystal layer 4. The display panel 1 includes a display region 8 for displaying images and the peripheral region 9 surrounding the display region 8. Pixels 6 are arranged in a grid pattern in the displays region 8.
(2) Circuitry Configuration of Display Panel 1
The circuitry configuration of the display panel 1 will be described hereinafter with reference to
As illustrated in
A driver 52 and a signal selection circuit 53 are disposed in the lower peripheral region 9 of the array substrate 2. The driver 52 and the signal selection circuit 53 are described later.
A gate driver 50 is disposed along the vertical direction in the left peripheral region 9 of the glass substrate 10. The gate driver 50 outputs gate signals to the gate lines 16.
(3) Structure of Touch Sensor
The structure of a touch sensor will be described hereinafter with reference to
As illustrated in
Furthermore, as illustrated in
The gate driver 50 described above is disposed on the left side of the sensor power supply line 56.
Switching switches 58 are arranged between the common power supply line 54 and the sensor power supply line 56. This switching switch 58 is provided for each of the common electrodes 13 that extend in the transverse direction, and these switching switches 58 are used to select whether to supply the common electrodes 13 with the DC common voltage from the common power supply line 54 or the high-frequency pulses from the sensor power supply line 56.
An ENB circuit 60 is disposed between the common power supply line 54 and the display region 8. The ENB circuit 60 controls the ON/OFF timing of the gate signals output from the gate driver 50 to each of the gate lines 16.
As illustrated in
As illustrated in
When the display panel 1 is used as a mutual capacitance type touch sensor, as illustrated in
(4) Pixel 6
The structure of the pixel 6 will be described hereinafter with reference to
(5) Array Substrate 2
The structure of the array substrate 2 will be described hereinafter with reference to
A polysilicon interconnect 17 constituting a semiconductor of the TFT 7 is formed on the glass substrate 10 of the array substrate 2 (see
A gate insulating film 16C is formed on the polysilicon interconnect 17 (see
The gate lines 16 are formed in parallel in the transverse direction (the x-axis direction) at predetermined intervals on the gate insulating film 16C (see
A first insulating film 15C is formed on the gate line 16, the gate electrode branch line 16A, and the first metal wiring 16B (see
The signal line 15 is formed in the vertical direction (the y-axis direction) on the first insulating film 15C (see
An organic insulating film (flattening film) 12 is formed on the first metal wiring 16B and the signal line 15. The organic insulating film 12 is formed thicker on the signal line 15 and the vicinity thereof than at other portions, thereby forming the array protrusion 11 (see
The common electrodes 13, which are made from transparent electrical conductive material such as ITO or IZO, are formed in the transverse direction (the x-axis direction) at predetermined intervals on the organic insulating film 12 of the array protrusions 11 (see
Additionally, a third metal wiring 20 is formed in the transverse direction on both the gate line 16 and the common electrode 13 (see
A second insulating film 13B is formed on the common electrode 13, the third metal wiring 20, and the like (see
The pixel electrode 14 is disposed on the second insulating film 13B (see
An alignment film 18 is formed on the second insulating film 13B and the pixel electrode 14 (see
Next, a more detailed description of the array protrusion 11 is given. The height of the organic insulating film 12 of the array protrusion 11 is greater than the height of the organic insulating film 12 within the pixel opening portion 31, and the organic insulating film 12 extends along the direction of the signal line 15. As illustrated in
Additionally, as illustrated in
(6) Counter Substrate 3
The counter substrate 3 will be described hereinafter with reference to
A black matrix 102 is formed beneath a glass substrate 100 of the counter substrate 3. The black matrix 102 is provided in a grid pattern using a black resin material. The black matrix 102 includes a vertical portion extending along the signal line 15 so as to cover the signal line 15 and the vicinity of the signal line 15, and a transverse portion extending continuously along each TFT 7 and gate line 16. Thus, the black matrix 102 is formed in a grid pattern. Each opening portion in the grid pattern of the black matrix 102 corresponds to the pixel opening portion 31.
As illustrated in
An overcoat layer 106 made from resin is formed under the color filter layer 104.
A counter protrusion 108 is formed under the overcoat layer 106. The counter protrusion 108 has a rectangular shape with rounded corners along the gate line 16 and is formed from the signal line 15 to the TFT 7.
An alignment film 110 is formed under the overcoat layer 106 and under the counter protrusion 108. The alignment film 110 is in contact with the liquid crystal layer 4.
The sensor electrodes (second sensor electrode) 112 extend along the vertical direction and are formed at predetermined intervals in the transverse direction (see
(7) Spacer
As illustrated in
The spacer formed in this manner can be provided at a ratio of one to a plurality of the pixels 6. For example, the spacer can be provided at a ratio of one per four of the pixels 6 or at a ratio of one per eight of the pixels 6.
As illustrated in
(8) Driver 52 and Signal Selection Circuit 53
The driver 52 and the signal selection circuit 53 will be described hereinafter with reference to
As illustrated in
As illustrated in
As illustrated in
(9) Circuitry Configuration of Signal Selection Circuit 53
The circuitry configuration of the signal selection circuit 53 will be described hereinafter with reference to
As illustrated in
As illustrated in
An analog switch 74 is provided as a set including an analog switch 74R for red (R), an analog switch 74G for green (G), and an analog switch 74B for blue (B). A plurality of the sets of analog switches 74R, 74G, and 74B is provided.
The analog switch 74 is a combination of an n-type switch 76 and a p-type switch 78 that are made from CMOS. The n-type switch 76 and the p-type switch 78 open and close simultaneously on the basis of the first open-close signal ASW of the positive polarity and the second open-close signal XASW of the negative polarity. Moreover, as illustrated in
The image signal line 66 is connected to an input terminal of the analog switch 74R, and the signal line 15R, to which the pixel 6 of R is connected, is connected to an output terminal of the analog switch 74R. The first open-close signal line 70R is connected to a first control terminal nR of an n-type switch 76R, and the first open-close signal ASWR of the positive polarity is input. The second open-close signal line 72R is connected to a second control terminal pR of a p-type switch 78R, and the second open-close signal XASWR of the negative polarity is input.
The image signal line 66 is connected to an input terminal of the analog switch 74G, and the signal line 15G, to which the pixel 6 of G is connected, is connected to an output terminal of the analog switch 74G. The first open-close signal line 70G is connected to a first control terminal nG of an n-type switch 76G, and the first open-close signal ASWG of the positive polarity is input. The second open-close signal line 72G is connected to a second control terminal pG of a p-type switch 78G, and the second open-close signal XASWG of the negative polarity is input.
The image signal line 66 is connected to an input terminal of the analog switch 74B, and the signal line 15B, to which the pixel 6 of B is connected, is connected to an output terminal of the analog switch 74B. The first open-close signal line 70B is connected to a first control terminal nB of an n-type switch 76B, and the first open-close signal ASWB of the positive polarity is input. The second open-close signal line 72B is connected to a second control terminal pB of a p-type switch 78B, and the second open-close signal XASWB of the negative polarity is input.
(10) Wiring Structure of Signal Selection Circuit 53
The first open-close signal lines 70R, 70G, and 70B are wired along the x-axis direction using the second metal wiring. The second open-close signal lines 72R, 72G, and 72B are wired along the x-axis direction using the second metal wiring.
The plurality of sets of analog switches 74 is formed between the first open-close signal line 70 and the second open-close signal line 72.
First control lines 88R, 88G, and 88B connected to the first control terminals of the n-type switches 76R, 76G, and 76B of the analog switches 74R, 74G, and 74B are formed using the first metal wiring, and are electrically connected to the first open-close signal lines 70R, 70G, and 70B via the contact holes 90.
Second control lines 92R, 92G, and 92B connected to the second control terminals of the p-type switches 78R, 78G, and 78B of the analog switches 74R, 74G, and 74B are formed using the first metal wiring, and are electrically connected to the second open-close signal lines 72R, 72G, and 72B via the contact holes 94.
An input line 80 connecting an input terminal of the n-type switch 76 of the analog switch 74 to an input terminal of the p-type switch 78 of the analog switch 74 is formed using the second metal wiring; the image signal line 66 is formed using the first metal wiring; and the input line 80 and the image signal line 66 are connected to each other via the contact hole 82.
An output line 84 connecting an output terminal of the n-type switch 76 of the analog switch 74 to an output terminal of the p-type switch 78 of the analog switch 74 is formed using the second metal wiring. The output line 84 is electrically connected to a connection line 96 formed using the first metal wiring via the contact hole 86. The connection line 96 is electrically connected to the signal line 15 formed using the second metal wiring via a contact hole 98.
(11) Manufacturing Method of Array Substrate 2
An overview of the manufacturing method of the array substrate 2 will be described hereinafter with reference to
In a first process, as illustrated in
In a second process, as illustrated in
In a third process, as illustrated in
In a fourth process, as illustrated in
In a fifth process, the transparent organic insulating film 12 provided with the array protrusion 11 is formed. The signal line 15 and the first island pattern 15A are covered by the organic insulating film 12. Next, a contact hole 19B that exposes a portion of the first island pattern 15A is formed.
In a sixth process, as illustrated in
In a seventh process, as illustrated in
In an eighth process, as illustrated in
In a ninth process, as illustrated in
In a tenth process, the alignment film 18 made from resin is formed on the entirety of the array substrate 2. Finally, the array substrate 2 is subjected to photo alignment treatment by UV irradiation.
(12) Effects
According to this embodiment, the second ends of the first open-close signal lines 70R, 70G, and 70B and the second ends of the second open-close signal lines 72R, 72G, and 72B are free. As such, the resistance of the wires increases, the through-rates of the high-frequency pulsed first open-close signal ASW and the second open-close signal XASW decrease, and the generation of noise is prevented. In addition, due to the fact that these open-close signal lines are supplied with power from only one side, which differs from looped configurations, the influence of noise can be reduced.
Moreover, after the display panel 1 has been completely assembled, even if tests reveal that the first open-close signal line 70 or the second open-close signal line 72 is not operating properly due to a disconnection, the signal selection circuit 53 can be made to operate properly by connecting the first dummy line 704 or the second dummy line 724.
(13) Modifications
In the first embodiment described above, an example was described in which the free ends 706 and 726 of the first open-close signal line 70 and the second open-close signal line 72 were provided on the right side of the array substrate 2. However, a configuration is possible in which the free ends 706 and 726 are on the left side of the straight line portions 702 and 722.
A liquid crystal display device according to a second embodiment will be described hereinafter with reference to
In the first embodiment described above, an example was described in which the free ends 706 and 726 of the first open-close signal line 70 and the second open-close signal line 72 were provided on the right side of the array substrate 2. However, in this embodiment, the right side end of the straight line portion 702 of the first open-close signal line 70 is free and the left side end of the second open-close signal line 72 is free.
As a result of this configuration, even if there is insufficient writing of the analog switch 74 at the terminations of the first open-close signal line 70 and the second open-close signal line 72, a write margin can be ensured for each other.
In the second embodiment described above, an example was described in which the free end of the first open-close signal line 70 was the right side and the free end of the second open-close signal line 72 was the left side. However, a configuration is possible in which the left side of the first open-close signal line 70 is the free end and the right side of the second open-close signal line 72 is the free end.
A liquid crystal display device according to a third embodiment will be described hereinafter with reference to
In the embodiments described above, the first open-close signal line 70 and the second open-close signal line 72 were formed using only the second metal wiring. However, in this embodiment, a first upper open-close signal line 70 is formed from the second metal wiring and, in a layer thereunder, a first lower open-close signal line 708 is formed using the first metal wiring. In this case, as illustrated in
The second open-close signal line 72 is configured in a likewise manner. That is, a second upper open-close signal line is formed from the second metal wiring and, in a layer thereunder, a second lower open-close signal line is formed using the first metal wiring.
According to this embodiment, even if the first upper open-close signal line 70 of the upper layer or the first lower open-close signal line 708 of the lower layer disconnects, the signal selection circuit 53 will operate properly due to the overall state of electrical connection.
A liquid crystal display device according to a fourth embodiment will be described hereinafter with reference to FIG. 17.
In the first embodiment, the common electrodes 13 provided on the array substrate 2 were formed along the transverse direction (the x-axis direction) and the sensor electrodes 112 provided on the counter substrate 3 were formed along the vertical direction (the y-axis direction).
However, in this embodiment, the common electrodes 13 provided on the array substrate 2 are formed along the vertical direction (the y-axis direction) parallel to the signal lines 15, and the sensor electrodes 112 provided on the counter substrate 3 are formed along the x-axis direction parallel to the gate lines 16.
In the embodiments described above, the pixels 6 using an RGB structure were used. However, a configuration is possible in which pixels 6 using an RGBW (W: white) structure are used. In this case, four pixels 6 are connected to one set of analog switches 74.
Provided that they encompass the spirit of the invention, all embodiments implementable by a person skilled in the art making design changes or modifications to the embodiments described above should be construed to be within the scope of the present invention.
Various modifications and alterations can be conceived by those skilled in the art within the spirit of the present invention, and it is understood that such modifications and alterations are also encompassed within the scope of the present invention. For example, those skilled in the art can suitably modify the above-described embodiment by addition, deletion, or design change of components, or by addition, omission, or condition change of steps. Such modifications are also encompassed within the scope of the present invention as long as they include the gist of the present invention.
Other advantageous effects that are provided by the embodiments and that are obvious from the present specification or appropriately conceivable by those skilled in the art are naturally provided by the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2017-024328 | Feb 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20060244710 | Iriguchi | Nov 2006 | A1 |
20120146972 | Fujikawa | Jun 2012 | A1 |
20160291786 | Yokoi | Oct 2016 | A1 |
Number | Date | Country | |
---|---|---|---|
20180233076 A1 | Aug 2018 | US |