The present application claims priority from Japanese Patent Application No. 2017-83723 filed on Apr. 20, 2017, the content of which is hereby incorporated by reference into this application.
The present invention relates to a display device. For example, the present invention relates to a technique effectively applied to a display device having a plurality of pixels provided in a display region.
A display device is cited, the display device displaying images by supplying scanning signals to a plurality of pixels provided in a display region via a plurality of scanning lines and supplying pixel signals to the same via a plurality of signal lines. In such a display device, the plurality of pixels are formed in regions where the plurality of scanning lines and the plurality of signal lines intersect each other.
For example, Japanese Patent Application Laid-open Publication No. 2014-139645 (Patent Document 1) describes a technique having a structure in a liquid crystal display panel in which a plurality of scanning lines and a plurality of signal lines are arranged so as to intersect each other and in which an extended portion protruding from each scanning line overlaps each signal line.
In recent years, because of requirement for high resolution in display devices, the number of pixels increases, and therefore, the number of wirings (for example, signal lines) increases. Therefore, there is a problem of increase in a parasitic capacitance between the wiring and the pixel, which results in a deterioration in image quality.
The present invention has been made to solve the problem in the conventional technique as described above, and an object of the present invention is to provide a display device that improves the image quality by reducing the parasitic capacitance acting between the wiring and the pixel.
The summary of the typical aspects of the inventions disclosed in the present application will be briefly described as follows.
A display device according to an aspect of the present invention includes, on an insulating substrate: a plurality of scanning lines; a plurality of signal lines; a plurality of sub-pixel regions each surrounded by a pair of scanning lines and a pair of signal lines; a plurality of semiconductor layers formed in sub-pixel region, respectively; and a metal layer connected to one end of the semiconductor layer. The other end of the semiconductor layer is connected to one of the pair of signal lines. When it is assumed that a signal line connected to the semiconductor layer is a first signal line while a signal line not connected to the semiconductor layer is a second signal line in each of the sub-pixel regions, a distance between the first signal line and the semiconductor layer is larger than a distance between the second signal line and the semiconductor layer at a connecting position between the semiconductor layer and the metal layer in plan view.
Hereinafter, each embodiment of the present invention will be described with reference to the accompanying drawings.
Note that only one example is disclosed, and appropriate modification with keeping the concept of the present invention which can be easily anticipated by those who skilled in the art is obviously contained in the scope of the present invention. Also, in order to make the clear description, a width, a thickness, a shape, and others of each portion in the drawings are schematically illustrated more than those in an actual aspect in some cases. However, the illustration is only an example, and does not limit the interpretation of the present invention.
In the present specification and each drawing, similar elements to those described earlier for the already-described drawings are denoted with the same reference characters, and detailed description for them is appropriately omitted in some cases.
Further, in some drawings used in the embodiments, hatching is omitted even in a cross-sectional view so as to make the drawings easy to see in some cases. Also, hatching is used even in a plan view so as to make the drawings easy to see in some cases.
The techniques described in the following embodiments can be widely applied to a display device in which a plurality of elements provided in a display region provided with a display function layer has a mechanism for supplying signals from the circumference of the display region. The following embodiments will exemplify a liquid crystal display device as a typical example of the display devices.
<Module>
As shown in
The substrate 21 includes a display region Ad and a frame region FLA. The display region Ad is a region close to an upper surface 21a (see
It is assumed that two directions that intersect each other, preferably orthogonally cross each other in the upper surface 21a as the main surface of the substrate 21 are referred to as an X-axis direction as a first direction and a Y-axis direction as a second direction. In the example shown in
Note that the term “in plan view” in the specification of the present application indicates a case of view from a direction perpendicular to the upper surface 21a (see
In the specification of the present application, the term “the positive side in the X-axis direction” indicates the side to which the arrow indicating the X-axis direction in
In the specification of the present application, a direction in which an insulating film IF and a transistor Tr are stacked on the substrate 21 is assumed to be an “upper” direction, and a direction opposite to the “up” direction is assumed to be a “lower” direction unless otherwise specified.
A chip on glass (COG) structure is formed on the substrate 21, and a semiconductor chip (an integrated circuit: IC) 19 is mounted on the substrate 21. The semiconductor chip 19 is a controller embedding circuits necessary for display operations therein.
A source driver 13 is provided on the substrate 21. The source driver 13 may be embedded in the semiconductor chip 19.
Gate drivers 12A and 12B as gate drivers 12 are provided on the substrate 21. The gate drivers 12A and 12B are provided in the frame region FLA.
In this case, it is assumed that a region of the frame region FLA, the region being closer to the negative side than the display region Ad in the Y-axis direction, is a frame region FLA1, and that a region of the frame region FLA, the region being closer to the negative side than the display region Ad in the X-axis direction, is a frame region FLA2. In addition, it is assumed that a region of the frame region FLA, the region being closer to the positive side than the display region Ad in the Y-axis direction, is a frame region FLA3, and that a region of the frame region FLA, the region being closer to the positive side than the display region Ad in the X-axis direction, is a frame region FLA4.
In this case, the gate driver 12A is provided in the frame region FLA2, and the gate driver 12B is provided in the frame region FLA4. In addition, the gate drivers 12A and 12B are provided to sandwich the display region Ad. As will be described later with reference to
<Display Device>
Next, an example of the arrangement of the display device according to the present first embodiment will be described in detail with reference to
As shown in
The array substrate 2 includes the insulating substrate 21. In addition, the counter substrate 3 includes the insulating substrate 31. The substrate 31 has an upper surface and a lower surface on the opposite side to the upper surface, and is arranged at such a position as facing the substrate 21 so that the upper surface of the substrate 21 faces the lower surface of the substrate 31. The liquid crystal layer 6 is sandwiched between the upper surface of the substrate 21 and the lower surface of the substrate 31. Note that the upper surface of the substrate 21 is called the upper surface 21a, as described above. In addition, the lower surface of the substrate 31 is called a lower surface 31a.
As shown in
As shown in
In the specification of the present application, note that the term “row” indicates a pixel row having a plurality of sub-pixels Sx arranged in the X-axis direction as the first direction. In addition, the term “column” indicates a pixel column having a plurality of sub-pixels Sx arranged in the Y-axis direction as the second direction that intersects, preferably orthogonally crosses the direction of the row arrangement.
As shown in
A master clock, a horizontal synchronization signal, and a vertical synchronization signal are input from outside of the array substrate 2 to the semiconductor chip 19. Based on the master clock, the horizontal synchronization signal, and the vertical synchronization signal input to the semiconductor chip 19, the semiconductor chip 19 generates a vertical start pulse VST and a vertical clock pulse VCK and supplies them to the gate drivers 12A and 12B.
The gate drivers 12A and 12B sequentially select the sub-pixels Sx for each row by sequentially outputting and supplying the scanning signals based on the input vertical start pulse VST and the input vertical clock pulse VCK to the scanning lines GL.
For example, red, green, and blue image signals Vsig are supplied to the source driver 13. The source driver 13 supplies a pixel signal to each sub-pixel Sx of a row selected by the gate drivers 12A and 12B via the signal line SL for each pixel or each group of a plurality of pixels.
As shown in
The transistor Tr is formed from a thin film transistor as, for example, an n-channel metal oxide semiconductor (MOS). The gate electrode of the transistor Tr is connected to the scanning line GL. One of the source electrode and drain electrode of the transistor Tr is connected to the signal line SL. The other of the source electrode and drain electrode of the transistor Tr is connected to the pixel electrode 22.
As shown in
As shown in
In the example shown in
Note that the common electrode COM may be formed closer to the liquid crystal layer 6 than the pixel electrodes 22. The common electrode COM may be formed on the substrate 31. In addition, in the example shown in
The liquid crystal layer 6 modulates light that passes this layer in accordance with the state of the electric field. As the liquid crystal layer 6, a liquid crystal layer adapting to, for example, the transverse electric field mode such as the FFS mode or IPS mode described above, is used. Note that an orientation film may be formed between the liquid crystal layer 6 and the array substrate 2 and between the liquid crystal layer 6 and the counter substrate 3 shown in
The gate drivers 12A and 12B sequentially select, as a display drive target, one row (one horizontal line) of the sub-pixels Sx arranged in a matrix pattern in the display region Ad by supplying the scanning signal via the scanning line GL to the gate of the transistor Tr of the sub-pixel Sx. The source driver 13 supplies the pixel signal via the signal line SL to each sub-pixel Sx included in one horizontal line sequentially selected by the gate drivers 12A and 12B. In these sub-pixels Sx, a display operation on one horizontal line is performed in accordance with the supplied pixel signals.
As shown in
As the color filter 32, color filters that are colored with, for example, three colors that are red (R), green (G), and blue (B) are arranged in the X-axis direction. In this manner, as shown in
As a color combination of the color filter 32, a plurality of colors including a color other than red, green, and blue may be combined. In addition, one pixel Px may include the sub-pixel Sx that is not provided with the color filter 32, that is, the sub-pixel Sx of white (W) that displays white. Alternatively, a color filter may be provided on the array substrate 2 by a color filter on array (COA) technique.
Note that a polarizing plate (not shown) may be provided below the array substrate 2, and a polarizing plate (not shown) may be provided above the counter substrate 3.
<Parasitic Capacitance>
Next, a parasitic capacitance in the display device according to the first embodiment will be described with reference to
As shown in
In such arrangement of the pixel Px, a parasitic capacitance C1 acts between a signal line SLn of the pixel itself and the base electrode BW. In addition, a parasitic capacitance C2 acts between the base electrode BW and a different signal line SLn−1 adjacent to the signal line SLn of the pixel itself. Furthermore, a parasitic capacitance C3 acts between the scanning line GL and the base electrode BW. A parasitic capacitance C4 acts between the scanning line GL and the signal line SLn of the pixel itself.
In each of
As shown in
In this case, the potential of the sub-pixel Sx decreases as the time change from the timing t1 to the timing t2, and a large stepwise potential change that causes flicker occurs at the timings when each potential applied to the signal lines SLn and SLn−1 switches (see each portion circled in the lower part of
On the other hand, as shown in
In this case, the potential of the sub-pixel Sx decreases as the time change from the timing t1 to the timing t2, and a large stepwise potential change that causes flicker occurs at the timings when each potential applied to the signal lines SLn and SLn−1 switches. This potential change is much larger than that in the case of the white raster display because of not having the parasitic capacitance C2 as a cancellation factor and relating to only the potential applied to the signal line SLn of the pixel itself. That is, in the case of the green raster display shown in
When the case of the white raster display shown in
In recent years, the number of pixels in the display device increases because high resolution is required, and therefore, the number of wirings (the signal lines SL and the scanning lines GL) proportionally increases. Thus, an internal area of the sub-pixel Sx reduces, and a distance between the signal line SL and each constituent element in the sub-pixel Sx reduces, which results in increase in the parasitic capacitance, and therefore, there is a problem of deterioration in the image quality. Accordingly, the present embodiment has been made to improve the image quality by reducing the parasitic capacitance C1 acting between the signal line SLn of the pixel itself and the base electrode BW. This image quality is influenced by, for example, the flicker recognized as the flickering by the human eye. Such influence on the image quality becomes more significant in a case of low-frequency (for example, 60 Hz) driving. For this reason, the present embodiment is suitable for a display device required to achieve the low-frequency driving in addition to the high resolution.
<Arrangement of Pixel>
The arrangement of the pixel in the display device according to the first embodiment will be described with reference to
As described above, the pixel Px includes the three sub-pixels Sx that display the respective three colors that are red, green, and blue. Alternatively, as described above, the pixel Px may include the four sub-pixels Sx displaying the respective four colors that red, green, blue, and white. The sub-pixel Sx of each color is formed on the substrate 21, that is, the array substrate 2.
As shown in
The example shown in
In each sub-pixel Sx, the transistor Tr is provided in the sub-pixel region SPA and driven by the scanning line GL and the signal line SL. In each sub-pixel Sx, the base electrode BW is provided in the sub-pixel region SPA. Although not shown, the pixel electrode 22 is also provided in the sub-pixel region SPA. A video signal supplied from the signal line SL is applied to the pixel electrode 22 via the transistor Tr. The pixel electrode 22 is formed in an upper layer via an organic insulating layer than a layer on which the signal line SL and the base electrode BW are formed. For this reason, the pixel electrode 22 is electrically connected to the base electrode BW via a contact hole formed in the organic insulating film. Thus, the pixel electrode 22 obtains a video signal from the signal line SL via the base electrode BW.
As shown in
The light shielding film LS is covered with the insulating film IF1. The insulating film IF1 is made of an inorganic insulating material such as silicon nitride (SiN) or silicon oxide (SiO2).
The semiconductor layer SC is formed on the insulating film IF1. The semiconductor layer SC is made of, for example, a low-temperature polysilicon or amorphous silicon. Alternatively, a transparent oxide semiconductor typified by a zinc-based oxide such as indium zinc oxide (IZO) or indium gallium zinc oxide (IGZO) may be used.
An insulating film IF2 is formed on the semiconductor layer SC. The insulating film IF2 is made of an inorganic insulating material such as silicon nitride (SiN) or silicon oxide (SiO2) and is an insulating film serving as a gate insulating film.
The scanning line GL is formed on the insulating film IF2. The scanning line GL is made of a metal such as molybdenum (Mo) or aluminum (Al).
The scanning line GL is covered with an insulating film IF3. The insulating film IF3 is made of an inorganic insulating material such as silicon nitride (SiN) or silicon oxide (SiO2).
Opening portions OP1 and OP2 are formed in the insulating film IF3 so as to extend through the insulating films IF3 and IF2 and reach the semiconductor layer SC.
The base electrode BW is formed inside the opening portion OP2 and on the insulating films IF2 and IF3 and is electrically connected to the semiconductor layer SC via the opening portion OP2. The base electrode BW is made of a metal such as aluminum (Al).
The signal line SL is formed inside the opening portion OP1 and on the insulating films IF2 and IF3 and is electrically connected to the semiconductor layer SC via the opening portion OP1. The signal line SL is made of a metal such as aluminum (Al).
In this manner, the semiconductor layer SC, the signal line SL, and the scanning line GL are formed on the different layers from one another in the direction perpendicular to the upper surface 21a of the substrate 21. In addition, the signal line SL and the base electrode BW are formed on the same layer as each other in the direction perpendicular to the upper surface 21a of the substrate 21.
The scanning line GL stereoscopically intersects a part of the semiconductor layer SC, and functions as the gate electrode of the transistor Tr. The signal line SL is connected to the semiconductor layer SC via the opening portion OP1, and functions as, for example, the source electrode of the transistor Tr. In addition, the base electrode BW is connected to the semiconductor layer SC via the opening portion OP2, and functions as, for example, the drain electrode of the transistor Tr. Alternatively, when the signal line SL functions as, for example, the drain electrode of the transistor Tr, the base electrode BW functions as the source electrode of the transistor Tr.
Although not shown, the common electrode COM is formed in a layer upper than the signal line SL and the base electrode BW via an insulating film. The common electrode COM is a transparent electrode made of a transparent conductive material such as indium tin oxide (ITO), that is, a transparent conductive oxide. The pixel electrode 22 connected to the base electrode BW via an opening portion of the insulating film is formed in a layer upper than the common electrode COM. The pixel electrode 22 is a transparent electrode made of a transparent conductive material such as ITO. An orientation film made of, for example, polyimide is formed in a layer upper than the pixel electrode 22.
The parasitic capacitance C1 shown in
The parasitic capacitance C2 shown in
The parasitic capacitance C3 shown in
The parasitic capacitance C4 shown in
<Arrangement of Signal Line and Semiconductor Layer of Transistor>
The arrangement of the signal line and the semiconductor layer of transistor in the display device according to the present first embodiment will be described with reference to
On the insulating substrate 21 of the array substrate 2, the display device according to the present first embodiment includes the plurality of scanning lines GL, the plurality of signal lines SL, and the plurality of transistors Tr formed in the sub-pixel regions SPA at which the plurality of scanning lines GL and the plurality of signal lines SL intersect each other. As shown in
Each of the plurality of transistors includes the semiconductor layer SC and the base electrode BW as a metal layer electrically connected to the semiconductor layer SC.
The first transistor of the plurality of transistors, e.g., the transistor TrG, is connected to a signal line SLn of the plurality of signal lines SL, e.g., the first signal line. The transistor TrG includes the semiconductor layer SCG as the first semiconductor layer and the base electrode BWG as the first base electrode. One end of the semiconductor layer SCG is electrically connected to the signal line SLn. The other end of the semiconductor layer SCG is electrically connected to the base electrode BWG. In
The second transistor of the plurality of transistors, e.g., the transistor TrR, is connected to a signal line SLn−1, e.g., the second signal line adjacent to the signal line SLn that is the first signal line. As similar to the transistor TrG, the transistor TrR also includes the semiconductor layer SCR as the second semiconductor layer and the base electrode BWR as the second base electrode. One end of the semiconductor layer SCR is electrically connected to the signal line SLn−1. The other end of the semiconductor layer SCR is electrically connected to the base electrode BWR. In
As similar to the transistor TrG, the third transistor of the same, e.g., the transistor TrB, also includes the semiconductor layer SCB and the base electrode BWB. One end of the semiconductor layer SCB is electrically connected to the signal line SLn+1. The other end of the semiconductor layer SCB is electrically connected to the base electrode BWB. In
When attention is paid to the transistor TrG for the green sub-pixel (the first transistor) in the display device according to the first embodiment, as shown in
When the present first embodiment and the comparative example of the first embodiment are compared with each other, in the present first embodiment, the semiconductor layer SCG is at a farther position from the signal line SLn of the pixel itself. For this reason, the base electrode BWG in the present first embodiment can be formed closer to the signal line SLn−1 as a whole. Therefore, in plan view, the distance DT3 between the signal line SLn (the first signal line) and the base electrode BWG is larger than a distance DT4 between the signal line SLn−1 (the second signal line) and the base electrode BWG. Therefore, the parasitic capacitance C1 (see
More specifically, in the semiconductor layer SCG in the display device according to the present first embodiment, one end of the semiconductor layer SCG is electrically connected to the signal line SLn via the opening portion OP1, and the semiconductor layer SCG extends along the signal line SLn. A portion of the semiconductor layer SCG which extends along the signal line SLn overlaps the signal line SLn, and the semiconductor layer SCG intersects the scanning line GL at this portion. The portion extending along the signal line SLn has the same length as that in the comparative example.
Further, in the display device according to the present first embodiment, the semiconductor layer SCG bends from the extending direction of the signal line SLn and extends along the extending direction of the scanning line GL. The portion extending along the extending direction of the scanning line GL is longer than that in the comparative example, and leads to reduction in the parasitic capacitance C1 acting between the signal line SLn of the pixel itself and the base electrode BW.
Still further, in the display device according to the present first embodiment, the semiconductor layer SCG bends from the extending direction of the scanning line GL and extends along the extending direction of the signal line SLn, and the other end of the semiconductor layer SCG is electrically connected to the base electrode BWG via the opening portion OP2. A portion of the semiconductor layer SCG which extends along the extending direction of the signal line SLn intersects the scanning line GL, and a light shielding film LSG is arranged in this intersecting region. The portion extending along the extending direction of the signal line SLn has the same length as that in the comparative example.
In the display device according to the present first embodiment, one end and the other end of the semiconductor layer SCG have rectangular shapes having the opening portions OP1 and OP2 in plan view, respectively. The other end of the semiconductor layer SCG is formed to protrude toward the signal line SLn of the pixel itself in contrast to the comparative example. The base electrode BWG has a rectangular shape in plan view. A part of the base electrode BWG overlaps the scanning line GL.
In the above description, the case focusing on the transistor TrG for the green sub-pixel as the first transistor has been described. The display device according to the present first embodiment is not limited to this, and the same applies to the transistor TrR for the red sub-pixel and the transistor TrB for the blue sub-pixel.
That is, when attention is paid to the transistor TrR for the red sub-pixel, as shown in
When attention is paid to the transistor TrB for the blue sub-pixel, as shown in
In the display device according to the present first embodiment described above, the distance DT1 between the first signal line and the first semiconductor layer is made larger than the distance DT2 between the second signal line and the first semiconductor layer, so that the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the base electrode BW can be made small.
When the parasitic capacitance C1 decreases, note that the parasitic capacitance C2 conversely increases. However, the white raster display is influenced by the total coupling of the parasitic capacitances C1 and C2, and hence, the influence of the small parasitic capacitance on the white raster display is small.
As a result, the occurrence of flicker can be suppressed in both of monochrome raster display and the white raster display.
The arrangement of the pixel in the display device according to the second embodiment will be described.
As similar to the first embodiment described above, in the display device according to the second embodiment, a distance DT1 between the first signal line and the first semiconductor layer is larger than a distance DT2 between the second signal line and the first signal line. In the display device according to the present second embodiment, as shown in
In the display device according to the present second embodiment, the distance DT3 between the first signal line SL and the first base electrode BW is made further larger than the distance DT4 between the second signal line SL and the first base electrode BW than that in the first embodiment described above, so that the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can further decreases, so that the image quality can be improved.
<Modification>
Next, a modification example of the second embodiment will be described.
In the display device according to the modification example of the second embodiment, as shown in
A reason why the above-described arrangement is applied to the transistor TrG for the green sub-pixel is as follows. In general, the human eye tends to recognize a luminance of a green color region more than luminance of red and blue color regions. Therefore, it is desirable to further reduce the parasitic capacitance of each green sub-pixel which greatly influences the flicker in order to improve an overall image luminance to be displayed and optimize white balance.
Even in the application to the transistor TrG for the green sub-pixel as described in the display device according to the modification example of the second embodiment, the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be reduced in the transistor TrG for the green sub-pixel, and therefore, the image quality can be improved.
Arrangement of a pixel in a display device according to a third embodiment will be described.
As similar to the first embodiment described above, in the display device according to the present third embodiment, a distance DT1 between the first signal line and the first semiconductor layer is made larger than a distance DT2 between the second signal line and the first semiconductor layer. In addition, as shown in
In the display device according to the present third embodiment, the first extended portion ET1 of the scanning line GL and the first base electrode BW are formed to overlap each other more than the case in the first embodiment described above, so that the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be smaller, and the image quality can be improved.
Next, a modification example of the third embodiment will be described.
As shown in
Even in the application to the transistor TrG for the green sub-pixel as described in the display device according to the modification example of the third embodiment, the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be reduced in the transistor TrG for the green sub-pixel, and therefore, the image quality can be improved.
Arrangement of a pixel in a display device according to a fourth embodiment will be described.
The display device according to the fourth embodiment is an example of combining the second embodiment and the third embodiment. That is, in the display device according to the present fourth embodiment, as shown in
The display device according to the present fourth embodiment can obtain the same effects as those of the second and third embodiments described above.
Next, a modification example of the fourth embodiment will be described.
The display device according to the modification example of the present fourth embodiment is an example of combining the modification example of the second embodiment and the modification example of the third embodiment described above. That is, in the display device according to the modification example of the present fourth embodiment, as shown in
The display device according to the modification example of the present fourth embodiment can obtain the same effects as those of the modification example of the second embodiment and the modification example of the third embodiment described above.
Arrangement of a pixel in a display device according to a fifth embodiment will be described.
As similar to the first embodiment, in the display device according to the present fifth embodiment, a distance DT1 between the first signal line and the first semiconductor layer is larger than a distance DT2 between the second signal line and the first semiconductor layer, and a distance DT3 between the first signal line and a base electrode BW is larger than a distance DT4 between the second signal line and the base electrode BW. Further, in the display device according to the present fifth embodiment, as shown in
In the display device according to the present fifth embodiment, the second extended portion ET2 of the scanning line GL and the first signal line SL overlap each other more than the case in the first embodiment described above, so that the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be further smaller, and the image quality can be improved.
Next, a modification example of the fifth embodiment will be described.
As shown in
Even in the application to the transistor TrG for the green sub-pixel as described in the display device according to the modification example of the fifth embodiment, the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be small in the transistor TrG for the green sub-pixel, and therefore, the image quality can be improved.
Arrangement of a pixel in a display device according to a sixth embodiment will be described.
The display device according to the sixth embodiment is an example of combining the second embodiment and the fifth embodiment. That is, in the display device according to the present sixth embodiment, as shown in
The display device according to the present sixth embodiment can obtain the same effects as those of the second and fifth embodiments described above.
Next, a modification example of the sixth embodiment will be described.
The display device according to the modification example of the present sixth embodiment is an example of combining the modification example of the second embodiment and the modification example of the fifth embodiment described above. That is, as shown in
The display device according to the modification example of the present sixth embodiment can obtain the same effects as those of the modification example of the second embodiment and the modification example of the fifth embodiment described above.
Arrangement of a pixel in a display device according to a seventh embodiment will be described.
As similar to the first embodiment, in the display device according to the present seventh embodiment, a distance DT1 between the first signal line and the first semiconductor layer is larger than a distance DT2 between the second signal line and the first semiconductor layer, and a distance DT3 between the first signal line and a base electrode BW is larger than a distance DT4 between the second signal line and the base electrode BW. Further, in the display device according to the present seventh embodiment, as shown in
In the display device according to the seventh embodiment, the distance DT5 between the bent portion BD of the scanning line GL and the first signal line SL becomes equal to the distance DT6 between the bent portion BD of the scanning line GL and the first base electrode BW more than the case in the first embodiment described above, so that the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be further smaller, and the image quality can be improved.
Next, a modification example of the seventh embodiment will be described.
As shown in
Even in the application to the transistor TrG for the green sub-pixel as described in the display device according to the modification example of the seventh embodiment, the parasitic capacitance C1 acting between the first signal line SL of the pixel itself and the first base electrode BW can be small in the transistor TrG for the green sub-pixel, and therefore, the image quality can be improved.
Arrangement of a pixel in a display device according to an eighth embodiment will be described.
The display device according to the eighth embodiment is an example of combining the second embodiment and the seventh embodiment. That is, in the display device according to the present eighth embodiment, as shown in
The display device according to the present eighth embodiment can obtain the same effects as those of the modification example of the second embodiment and the modification example of the seventh embodiment described above.
Next, a modification example of the eighth embodiment will be described.
The display device according to the modification example of the present eighth embodiment is an example of combining the modification example of the second embodiment and the modification example of the seventh embodiment described above. That is, as shown in
The display device according to the modification example of the present eighth embodiment can obtain the same effects as those of the modification example of the second embodiment and the modification example of the seventh embodiment described above.
In the foregoing, the invention made by the present inventors has been concretely described based on the embodiments. However, it is needless to say that the present invention is not limited to the foregoing embodiments and various modifications and alterations can be made within the scope of the present invention.
In the above-described embodiments, the case of the liquid crystal display device has been exemplified as the disclosure example. However, as another application example, various types of flat-panel display devices such as an organic EL display device, other self-luminous type display device, and an electronic-paper type display device having an electrophoretic element can be exemplified. And, it is needless to say that the present invention is applicable to display devices ranging from small- or middle-sized one to large-sized one without any particular limitation.
In the scope of the concept of the present invention, various modification examples and alteration examples could have been easily anticipated by those who skilled in the art, and it would be understood that these various modification examples and alteration examples belong to the scope of the present invention.
For example, the ones obtained by appropriate addition, removal, or design-change of the components to/from/into each of the above-described embodiments by those who skilled in the art or obtained by addition, omitting, or condition-change of the step to/from/into each of the above-described embodiments are also within the scope of the present invention as long as they include the concept of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2017-083723 | Apr 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
9348190 | Koide | May 2016 | B2 |
20160247825 | Katsuta | Aug 2016 | A1 |
20170193966 | Tsuei | Jul 2017 | A1 |
20180076224 | I | Mar 2018 | A1 |
Number | Date | Country |
---|---|---|
2014-139645 | Jul 2014 | JP |
Number | Date | Country | |
---|---|---|---|
20180307109 A1 | Oct 2018 | US |