The disclosure is related generally to display driver integrated circuits, and more particularly to display driver integrated circuits having embedded resistive random access memory and display devices having the display driver integrated circuits.
Display driver integrated circuits (DDIC) provide interface functions between a particular microprocessor/microcontroller/application-specific integrated circuit (ASIC)/interface, and a particular display device including but not limited to a liquid crystal display (LCD), a light emitting diode (LED) display, an organic light emitting diode (OLED) display, etc. The display driver typically accepts commands and data through an industry-standard general-purpose interface, and generates signals with a suitable voltage/current/timing to make the display show the desired images.
A DDIC may also provide a pixel compensation function. A display panel ages after a constant, long-time electrical stress. For example, a display panel generally includes tens of thousands of display pixels that can be controlled to display images or moving pictures. Each of the display pixels may include a thin-film transistor (TFT) used to drive a display element. After long use, both thin-film transistor and the display element may be subject to electrical stress that temporarily or permanently changes their characteristics, which in turn affect the display quality.
Because the aging of the display panel depends on the usage of the display panel, it cannot be pre-compensated. As a result, a display panel generally is equipped with a DDIC that can compensate for changing characteristics of the TFT driver and/or the display elements.
One aspect of the present disclosure is directed to a display driver integrated circuit. The display driver integrated circuit includes an input port configured to receive a display sensing signal for a display panel; a resistive random access memory coupled to the input port and configured to store a sensing value indicative of the display sensing signal; a display compensation logic coupled to the resistive random access memory to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel to modify a display control signal; and an output port coupled to the display compensation logic to transmit a display compensation voltage signal to the display panel. The display compensation voltage signal is generated based on the compensation value. In some embodiments, the display sensing signal is indicative of a current flowing through a display pixel of the display panel and a display-pixel driving element coupled to the display pixel.
In some embodiments, the display driver integrated circuit further includes a digital-analog converter coupled to the display compensation logic and configured to convert the compensation value into the display compensation voltage signal. In some embodiments, the display driver integrated circuit further includes an integrator amplifier coupled to the input port and configured to convert display sensing signal to a sensed voltage signal. In some embodiments, the display driver integrated circuit further includes an analog-digital converter coupled to the integrator amplifier and configured to obtain and convert the sensed voltage signal into the sensing value for storage in the resistive random access memory.
In some embodiments, the display driver integrated circuit further includes a comparator coupled to the integrator amplifier and configured to obtain and compare the sensed voltage signal with a reference voltage signal and to generate a digital value as the sensing value for storage in the resistive random access memory.
In some embodiments, the display driver integrated circuit further includes a current comparator coupled to the input port and configured to obtain and compare the display sensing signal with a reference current signal and to generate a digital value as the sensing value for storage in the resistive random access memory. The display sensing signal is indicative of a current flowing through a display-pixel driving element coupled to a display element.
One aspect of the present disclosure is directed to a display driver integrated circuit. The display driver integrated circuit includes an input port configured to receive a display sensing signal for the display panel, an integrator amplifier coupled to the input port and configured to convert display sensing signal to a sensed voltage signal, a first voltage amplifier coupled to the integrator amplifier and configured to amplify the sensed voltage signal to generate an analog sensing signal, a resistive random access memory coupled to the first voltage amplifier and configured to store the analog sensing signal, a second voltage amplifier coupled to the resistive random access memory and configured to amplify the analog sensing signal to generate a display compensation voltage signal, and an output port coupled to the second voltage amplifier to transmit the display compensation voltage signal to the display panel.
In some embodiments, the first voltage amplifier is configured to amplify the sensed voltage signal to generate the analog sensing signal based on resistive states of the resistive random access memory.
Another aspect of the present disclosure is directed to a display device. The display device includes a display panel and a display driver integrated circuit coupled to the display panel to control the display panel. The display driver integrated circuit includes an input port configured to receive a display sensing signal for a display panel; a resistive random access memory coupled to the input port and configured to store a sensing value indicative of the display sensing signal; a display compensation logic coupled to the resistive random access memory to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel to modify a display control signal; and an output port coupled to the display compensation logic to transmit a display compensation voltage signal to the display panel. The display compensation voltage signal is generated based on the compensation value.
Another aspect of the present disclosure is directed to a display device. The display device includes a display panel and a display driver integrated circuit coupled to the display panel to control the display panel. The display driver integrated circuit includes an input port configured to receive a display sensing signal for the display panel, an integrator amplifier coupled to the input port and configured to convert display sensing signal to a sensed voltage signal, a first voltage amplifier coupled to the integrator amplifier and configured to amplify the sensed voltage signal to generate an analog sensing signal, a resistive random access memory coupled to the first voltage amplifier and configured to store the analog sensing signal, a second voltage amplifier coupled to the resistive random access memory and configured to amplify the analog sensing signal to generate a display compensation voltage signal, and an output port coupled to the second voltage amplifier to transmit the display compensation voltage signal to the display panel.
These and other features of the apparatuses, systems, and methods, disclosed herein, as well as the methods of operation and functions of the related elements of structure, will become more apparent upon consideration of the following description and the appended claims with reference to the accompanying drawings, all of which form a part of this specification. It is to be expressly understood, however, that the drawings are for purposes of illustration and description only and are not intended as a definition of the limits of the disclosure. It is to be understood that the foregoing general description and the following detailed description are exemplary and explanatory only, and are not restrictive of the disclosure, as claimed.
Certain features of various embodiments of the present technology are set forth with particularity in the appended claims. A better understanding of the features and advantages of the technology will be obtained by reference to the following detailed description that sets forth illustrative embodiments, in which the principles of the disclosure are utilized, and the accompanying drawings. Non-limiting embodiments of the disclosure may be more readily understood by referring to the following drawings.
Non-limiting embodiments of the present disclosure will now be described with reference to the drawings. It should be understood that particular features and aspects of any embodiment disclosed herein may be used and/or combined with particular features and aspects of any other embodiment disclosed herein. It should also be understood that such embodiments are by way of example and are merely illustrative of a small number of embodiments within the scope of the present disclosure. Various changes and modifications obvious to one skilled in the art to which the present disclosure pertains are deemed to be within the spirit, scope and contemplation of the present disclosure as further defined in the appended claims.
Techniques disclosed herein provide DDICs that can compensate display pixels for their display quality changes. The DDICs may include embedded resistive random access memory (RRAM) that can reduce chip size, energy consumption, and cost for the circuitry. The solutions provided herein improve the performance of the DDICs and the display devices that are equipped with the DDICs.
Embodiments will now be explained with accompanying figures. Reference is first made to
The pixel 106 is connected to a data line 112 to receive a data signal/display control signal and to a scan line 114 to receive a scan signal (SCAN). Although not shown in
To provide compensation to the pixel 106, the display panel 102 further includes a sensing element 122. The sensing element 122 may include one or more diode, one or more transistor, a combination thereof, or other circuits. In the illustrated embodiment, the sensing element 122 is a TFT. The sensing element 122 is connected between the pixel 106 and an input port 130 of the DDIC 104. The sensing element 122 may be configured to sense a display sensing signal. For example, the display sensing signal may include a current flowing through the TFT 110-2 of the display-pixel driving element 110, a current flowing through the display element 108, and/or a current flowing through both the TFT 110-2 of the display-pixel driving element 110 and the display element 108.
The DDIC 104 includes the input port 130, a memory device 140, a display compensation logic 150, and an output port 160. The input port 130 is configured to receive a display sensing signal for the display panel 102. For example, the input port 130 may receive the display sensing signal from the sensing element 122 of the display panel. The memory device 140 is coupled to the input port 130 and configured to store a sensing value indicative of the display sensing signal. The memory device 140 includes a resistive random access memory (RRAM). The RRAM 140 may be operated in a digital mode (
The display compensation logic 150 is coupled to the RRAM 140 to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel 102 to modify a display control signal (e.g., DATA). For example, the display compensation logic 150 may be programmed to include a look-up table for the compensation value. The display compensation logic 150 may read the sensing value and determine a corresponding compensation value based on the look-up table.
The output port 160 is coupled to the display compensation logic 150 to transmit a display compensation voltage signal to the display panel 102. The display compensation voltage signal is generated based on the compensation value. The data source 116 receives the display compensation voltage signal 120 and the display data input (DATA) 118 to generate the data signal for the display pixel 106. In one embodiment, the data source 116 is an adder that adds the display compensation voltage signal 120 and the display data input (DATA) 118 to generate the data signal for the display pixel 106.
In some embodiments, the DDIC 104 may further include a digital-analog converter (DAC) 155 coupled to the display compensation logic 150 and configured to convert the compensation value received from the display compensation logic 150 into the display compensation voltage signal 120. For example, the compensation value received from the display compensation logic 150 may be a digital value indicating a level of compensation for the display pixel 106. The DAC 155 converts the digital value into the analog display compensation voltage signal, which can be used by the data source 116 in the display panel 102 to generate a data signal for the display pixel 106.
In some embodiments, the DDIC 104 may further include an integrator amplifier 132 coupled to the input port 130 and configured to convert the display sensing signal received from the input port 130 to a sensed voltage signal. For example, an output of the sensing element 122 may provide a current signal (displaying sensing signal) to the input port 130 of the DDIC. This current signal is converted to a voltage signal (sensed voltage signal) at the integrator amplifier 132. In the illustrated embodiment, the integrator amplifier 132 includes a capacitor 132-1 connected in parallel with an amplifier 132-2.
In some embodiments, the DDIC 104 may further include an analog-digital converter (ADC) 135 coupled to the integrator amplifier 132 and configured to obtain and convert the sensed voltage signal into the sensing value for storage in the RRAM 140. For example, the ADC 135 may convert the analog sensed voltage signal into digital value(s) for storage in a RRAM 140 programmed in the digital mode.
The DDIC 104 provides a fast compensation scheme as the RRAM 140 may be embedded in the DDIC 104. Because each memory cell in the RRAM 140 may consist of one transistor, the RRAM 140 consumes less chip area and thus reduces the cost for making the DDIC 104. Further, the RRAM 140 is non-volatile and uses less power than conventional memories such as SRAM. The techniques disclosed herein provide the DDIC 104 with improved performance and reduced cost.
Reference is now made to
The DDIC 204 includes the input port 230, an integrator amplifier 232, a comparator 235, a memory device 240, a display compensation logic 250, a DAC 255, and an output port 260. The input port 230 is configured to receive a display sensing signal for the display panel 202. For example, the input port 230 may receive the display sensing signal from the sensing element 222 of the display panel 202. The integrator amplifier 232 is coupled to the input port 230 and configured to convert display sensing signal received from the input port 230 to a sensed voltage signal. For example, an output of the sensing element 222 may provide a current signal (displaying sensing signal) to the input port 230 of the DDIC. This current signal is converted to a voltage signal (sensed voltage signal) at the integrator amplifier 232. In the illustrated embodiment, the integrator amplifier 232 includes a capacitor 232-1 connected in parallel with an amplifier 232-2.
The comparator 235 is coupled to the integrator amplifier 232 and configured to obtain and compare the sensed voltage signal with one or more reference voltage signals (Vref) and to generate a digital value as a sensing value for storage in the memory device 240. For example, in a simplest form, the comparator 235 may compare the sensed voltage signal with a reference voltage signal. The comparator 235 may generate a logic 1 to indicate that the sensed voltage signal is greater than the reference voltage signal and generate a logic 0 to indicate that the sensed voltage signal is not greater than the reference voltage signal. For example, the logic 1 may indicate that the display pixel is functioning normal and no compensation is needed, while the logic 0 may indicate that the display pixel is degraded and warrants a compensation mechanism to boost the emission of the display pixel, or vice versa. The comparator 235 may then send this one-bit digital data to the memory device 240 for storage. In some embodiments, the comparator 235 may compare the sensed voltage signal with multiple reference voltage signals and generate a multibit digital value to indicate a level of compensation for the display pixel.
The memory device 240 is coupled to the input port 230 through the integrator amplifier 232 and the comparator 235. The memory device 240 is configured to store a sensing value indicative of the display sensing signal received at the input port 230. In the illustrated embodiment, the memory device 240 is connected to the comparator 235 to receive and store the sensing value generated by the comparator 235. The memory device 240 includes a resistive random access memory (RRAM). The RRAM 240 may be operated in a digital mode, an analog mode, or a mixed digital-analog mode. In the illustrated embodiment in
The display compensation logic 250 is coupled to the RRAM 240 to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel 202 to modify a display control signal (e.g., DATA). For example, the display compensation logic 250 may be programmed to include a look-up table for the compensation value. The display compensation logic 250 may read the sensing value and determine a corresponding compensation value based on the look-up table. In some embodiments, the display compensation logic 250 may be integrated with the RRAM 240.
The DAC 255 is coupled to the display compensation logic 250 and configured to convert the compensation value received from the display compensation logic 250 into a display compensation voltage signal 220. For example, the compensation value received from the display compensation logic 250 may be a digital value indicating a level of compensation for the display pixel 206. The DAC 255 converts the digital value into the analog display compensation voltage signal 220, which can be used by the data source 216 in the display panel 202 to generate a data signal for the display pixel 206.
The output port 260 is coupled to the display compensation logic 250 through the DAC 255 to transmit the display compensation voltage signal 220 to the display panel 202. The data source 216 in the display panel 202 receives the display compensation voltage signal 220 and the display data input 218 to generate the data signal for the display pixel 206 in the display panel 202.
The DDIC 204 provides an efficient, fast compensation scheme as the RRAM 240 may be embedded in the DDIC 204. The comparator 235 included in the DDIC 204 generates sensing values that may include fewer digits than the output of the ADC 135 (
The DDIC 304 includes the input port 330, a current comparator 335, a memory device 340, a display compensation logic 350, a DAC 355, and an output port 360. The input port 330 is configured to receive a display sensing signal for the display panel 302. For example, the input port 330 may receive the display sensing signal from the sensing element 322 of the display panel 302. In the illustrated embodiment, the display element 308 is disconnected such that the display sensing signal is a current signal indicative of a current flowing through the display-pixel driving element 310-2 that is coupled to the display element 308.
The current comparator 335 is coupled to the input port 330 and configured to obtain and compare the display sensing signal with a reference current signal (Iref) and to generate a digital value as a sensing value for storage in the memory device 340.
For example, in a simplest form, the current comparator 335 may compare the display sensing signal with one reference current signal. The comparator 335 may generate a logic 1 to indicate that the display sensing signal is greater than the reference current signal and generate a logic 0 to indicate that the display sensing signal is not greater than the reference current signal. For example, the logic 1 may indicate that the display-pixel driving element 310-2 is functioning normally and no compensation is needed, while the logic 0 may indicate that the display-pixel driving element 310-2 is degraded and warrants a compensation mechanism to boost the emission of the display pixel 306. The current comparator 335 may then send this one-bit digital data to the memory device 340 for storage. In some embodiments, the current comparator 335 may compare the display sensing signal with multiple reference current signals and generate a multibit digital value to indicate a level of compensation for the display pixel 306. Under this scheme, multiple levels of compensation may be predetermined for the display panel 302.
The memory device 340 is coupled to the input port 330 through the current comparator 335. The memory device 340 is configured to store a sensing value indicative of the display sensing signal received at the input port 330. In the illustrated embodiment, the memory device 340 is connected to the current comparator 335 to receive and store the sensing value generated by the current comparator 335. The memory device 340 includes an RRAM. The RRAM 340 may be operated in a digital mode, an analog mode, or a mixed digital-analog mode. In the illustrated embodiment in
The display compensation logic 350 is coupled to the RRAM 340 to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel 302 to modify a display control signal (e.g., DATA). For example, the display compensation logic 350 may be programmed to include a look-up table for the compensation values. The display compensation logic 350 may read the sensing value and determine a corresponding compensation value based on the look-up table. In some embodiments, the display compensation logic 350 may be integrated with the RRAM 340.
The DAC 355 is coupled to the display compensation logic 350 and configured to convert the compensation value received from the display compensation logic 350 into a display compensation voltage signal. For example, the compensation value received from the display compensation logic 350 may be a digital value indicating a level of compensation for the display pixel 306. The DAC 355 converts the digital value into the analog display compensation voltage signal, which can be used by the data source 318 in the display panel 302 to generate a data signal for the display pixel 306.
The output port 360 is coupled to the display compensation logic 350 through the DAC 355 to transmit the display compensation voltage signal to the display panel 302. The data source 318 in the display panel 302 receives the display compensation voltage signal 320 and the display data input (DATA) 318 to generate the data signal for the display pixel 306 in the display panel 302.
The DDIC 304 provides an efficient, fast compensation scheme as the RRAM 340 may be embedded in the DDIC 304. The current comparator 335 included in the DDIC 304 generates sensing values that may include fewer digits than the output of the ADC 135 (
The DDIC 404 includes the input port 430, a current ADC (CADC) 435, a memory device 440, a display compensation logic 450, a DAC 455, and an output port 460. The input port 430 is configured to receive a display sensing signal for the display panel 402. For example, the input port 430 may receive the display sensing signal ID flowing through the sensing element 422 of the display panel 402. In the illustrated embodiment, the display-pixel driving element 410-2 is disconnected such that the display sensing signal is a current signal indicative of a current flowing through the display element 408.
The CADC 435 is coupled to the input port 430 and configured to convert the display sensing signal ID into the sensing value for storage in the resistive random access memory.
The memory device 440 is coupled to the input port 430 through the CADC 435. The memory device 440 is configured to store a sensing value indicative of the display sensing signal received at the input port 430. In the illustrated embodiment, the memory device 440 is connected to the CADC 435 to receive and store the sensing value generated by the CADC 435. The memory device 440 includes an RRAM. The RRAM 440 may be operated in a digital mode, an analog mode, or a mixed digital-analog mode. In the illustrated embodiment in
The display compensation logic 450 is coupled to the RRAM 440 to receive the sensing value and configured to determine, based on the sensing value, a compensation value to enable the display panel 402 to modify a display control signal (e.g., DATA). For example, the display compensation logic 450 may be programmed with a look-up table for the compensation value. The display compensation logic 450 may read the sensing value and determine a corresponding compensation value based on the look-up table. In some embodiments, the display compensation logic 450 may be integrated with the RRAM 440.
The DAC 455 is coupled to the display compensation logic 450 and configured to convert the compensation value received from the display compensation logic 450 into a display compensation voltage signal 420. For example, the compensation value received from the display compensation logic 450 may be a digital value indicating a level of compensation for the display pixel 406. The DAC 455 converts the digital value into the analog display compensation voltage signal 420, which can be used by the data source 418 in the display panel 402 to generate a data signal for the display pixel 406.
The output port 460 is coupled to the display compensation logic 450 through the DAC 455 to transmit the display compensation voltage signal 420 to the display panel 402. The data source 418 in the display panel 402 receives the display compensation voltage signal 420 and the display data input 418 to generate the data signal for the display pixel 406 in the display panel 402.
The DDIC 404 provides an efficient, fast compensation scheme as the RRAM 440 may be embedded in the DDIC 404. Because each memory cell in the RRAM 440 may consist of one transistor, the RRAM 440 consumes less chip area and, thus, saves the cost for making the DDIC 404. Further, the RRAM 440 is non-volatile and uses less power than conventional memories such as SRAM. The techniques disclosed herein provide the DDIC 404 with improved performance and reduced cost.
The DDIC 504 includes the input port 530, an integrator amplifier 532, a first amplifier 535, a memory device 540, a second amplifier 550, and an output port 560. The input port 530 is configured to receive a display sensing signal for the display panel 502. For example, the input port 530 may receive the display sensing signal from the sensing element of the display panel 502. The integrator amplifier 532 is coupled to the input port 530 and configured to convert display sensing signal received from the input port 530 to a sensed voltage signal. For example, an output of the sensing element 522 may provide a current signal (displaying sensing signal) to the input port 530 of the DDIC 504. This current signal is converted to a voltage signal (sensed voltage signal) at the integrator amplifier 532. In the illustrated embodiment, the integrator amplifier 532 includes a capacitor 532-1 connected in parallel with an amplifier 532-2.
The first amplifier 535 is coupled to the integrator amplifier 532 and configured to amplify the sensed voltage signal to generate an analog sensing signal for storage in the memory device 540.
The memory device 540 is coupled to the first amplifier 535. The memory device 540 is configured to store the analog sensing signal. The memory device 540 includes an RRAM. In some embodiments, the first voltage amplifier 535 is configured to amplify the sensed voltage signal to generate the analog sensing signal based on resistive states of the resistive random access memory 540. For example, the sensed voltage signal generated by the integrator amplifier 532 may be about 1-3 Volts and the resistive states of the resistive random access memory 540 may be in a range of 10 kΩ-200 kΩ. The first voltage amplifier 535 may amplify the sensed voltage signal to 3-5 Volts as the analog sensing signal. In some embodiments, depending on the resistive states of the resistive random access memory 540, the first voltage amplifier 535 may increase or decrease the sensed voltage signal to generate the analog sensing signal for storage in the RRAM 540.
The RRAM 540 may be operated in a digital mode, an analog mode, or a mixed digital-analog mode. In the illustrated embodiment in
The second amplifier 550 is coupled to the RRAM 540 to receive the analog sensing signal and configured to amplify the analog sensing signal to generate a display compensation voltage signal 520, which can be used by the data source 518 in the display panel 502 to generate a data signal for the display pixel 506. Depending on the compensation scheme, the second amplifier 550 may increase or decrease an amplitude of the analog sensing signal to generate the display compensation voltage signal 520.
The output port 560 is coupled to the second amplifier 550 to transmit the display compensation voltage signal 520 to the display panel 502. The data source 518 in the display panel 502 receives the display compensation voltage signal 520 and the display data input 518 to generate the data signal for the display pixel 506 in the display panel 502.
The DDIC 504 provides an efficient, fast compensation scheme as the RRAM 540 may be embedded in the DDIC 504. The configuration of the DDIC 504 includes no ADC and DAC, which can reduce the cost of the DDIC 504. Also, because each memory cell in the RRAM 540 may consist of fewer transistor(s) than the conventional memory devices, the RRAM 540 consumes less chip area and, thus, saves the cost for making the DDIC 504. Further, the RRAM 540 is non-volatile and uses less power than conventional memories such as SRAM. The techniques disclosed herein provide the DDIC 504 with improved performance and reduced cost.
Although specific example embodiments are provided herein, various modifications to the example embodiments are contemplated. For example, the individual components in one embodiment may be combined with components in other embodiments. The individual components in one embodiment may also be omitted when such omission is consistent with the spirit of this disclosure.
While examples and features of disclosed principles are described herein, modifications, adaptations, and other implementations are possible without departing from the spirit and scope of the disclosed embodiments. Also, the words “comprising,” “having,” “containing,” and “including,” and other similar forms are intended to be equivalent in meaning and be open ended in that an item or items following any one of these words is not meant to be an exhaustive listing of such item or items, or meant to be limited to only the listed item or items. It must also be noted that as used herein and in the appended claims, the singular forms “a,” “an,” and “the” include plural references unless the context clearly dictates otherwise.
The embodiments illustrated herein are described in sufficient detail to enable those skilled in the art to practice the teachings disclosed. Other embodiments may be used and derived therefrom, such that structural and logical substitutions and changes may be made without departing from the scope of this disclosure. The Detailed Description, therefore, is not to be taken in a limiting sense, and the scope of various embodiments is defined only by the appended claims, along with the full range of equivalents to which such claims are entitled.
This application is a national stage application under 35 U.S.C. § 371 of PCT Application No. PCT/US2020/045871, filed Aug. 12, 2020, entitled “DISPLAY DRIVER INTEGRATED CIRCUIT HAVING EMBEDDED RESISTIVE RANDOM ACCESS MEMORY AND DISPLAY DEVICE HAVING SAME” which is based on and claims benefits of U.S. provisional application No. 62/899,621, filed Sep. 12, 2019, entitled “EMBEDDED RRAM FOR DISPLAY PIXEL COMPENSATION”.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2020/045871 | 8/12/2020 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/050191 | 3/18/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6753562 | Hsu | Jun 2004 | B1 |
7499322 | Lee et al. | Mar 2009 | B2 |
10222683 | Kitagawa | Mar 2019 | B2 |
10354590 | Nie et al. | Jul 2019 | B2 |
10679533 | Chaji et al. | Jun 2020 | B2 |
11244612 | Ok et al. | Feb 2022 | B2 |
11410614 | Zahirovic et al. | Aug 2022 | B2 |
11557264 | Zhao et al. | Jan 2023 | B2 |
20090295764 | Lin et al. | Dec 2009 | A1 |
20160125843 | Kim et al. | May 2016 | A1 |
20170221562 | Buchanan | Aug 2017 | A1 |
20180005579 | Brahma | Jan 2018 | A1 |
20180018913 | Kim | Jan 2018 | A1 |
20180308416 | Chen | Oct 2018 | A1 |
20190080731 | Kavalieros et al. | Mar 2019 | A1 |
20190086730 | Huang | Mar 2019 | A1 |
20190130811 | Yonezawa | May 2019 | A1 |
20190156747 | Nie | May 2019 | A1 |
Number | Date | Country |
---|---|---|
101256828 | Sep 2008 | CN |
210436632 | Apr 2010 | CN |
101944314 | Jan 2011 | CN |
102725786 | Oct 2012 | CN |
106328061 | Jan 2017 | CN |
106488083 | Mar 2017 | CN |
106531045 | Mar 2017 | CN |
107221290 | Sep 2017 | CN |
107396022 | Nov 2017 | CN |
107610661 | Jan 2018 | CN |
107767327 | Mar 2018 | CN |
108377370 | Aug 2018 | CN |
108877631 | Nov 2018 | CN |
108877666 | Nov 2018 | CN |
108962139 | Dec 2018 | CN |
2014-071184 | Apr 2014 | JP |
2015141730 | Sep 2015 | WO |
2017037228 | Mar 2017 | WO |
2018057766 | Mar 2018 | WO |
Entry |
---|
PCT International Search Report and the Written Opinion mailed Nov. 4, 2020, issued in related International Application No. PCT/US2020/045871 (14 pages). |
PCT International Preliminary Report on Patentability mailed Mar. 15, 2022, issued in related International Application No. PCT/US2020/045871 (12 pages). |
Extended European Search Report dated Sep. 9, 2022, issued in related European Application No. 20863235.6 (18 pages). |
Office Action dated Nov. 15, 2023, issued in related Korean Patent Application No. 10-2022-7011518, with English machine translation (13 pages). |
First Office Action and Search Report dated Jun. 5, 2024, issued in related Chinese Application No. 202080013358.1, with English machine translation (19 pages). |
Examination Report dated Jul. 30, 2024, issued in related European Patent Application No. 20863235.6 (10 pages). |
Number | Date | Country | |
---|---|---|---|
20220328000 A1 | Oct 2022 | US |
Number | Date | Country | |
---|---|---|---|
62899621 | Sep 2019 | US |